Claims
- 1. An apparatus, comprising:
a memory circuit including a global read selection line to provide a read voltage, a global program selection line to provide a program voltage, and a plurality of memory blocks, each block being coupled to the global read selection line and to the global program selection line, each block including
a first regional selection line coupled to a plurality of first local selection lines and a second regional selection line coupled to a plurality of second local selection lines; a first read transistor coupling the global read selection line to the first regional selection line to switchably apply the read voltage to the first regional selection line and a second read transistor coupling the global read selection line to the second regional selection line to switchably apply the read voltage to the second regional selection line; a first program transistor coupling the global program selection line to the first regional selection line to switchably apply the program voltage to the first regional selection line and a second program transistor coupling the global program selection line to the second regional selection line to switchably apply the program voltage to the second regional selection line; a first plurality of local selection transistors, each coupling the first regional selection line to one of the plurality of first local selection lines; and a second plurality of local selection transistors, each coupling the second regional selection line to one of the plurality of second local selection lines.
- 2. The apparatus of claim 1, further comprising:
a first plurality of groups of memory cells, the memory cells of each group of the first plurality of groups coupled to one of the first local selection lines; and a second plurality of groups of memory cells, the memory cells of each group of the second plurality of groups coupled to one of the second local selection lines.
- 3. The apparatus of claim 2, wherein:
the first read transistor is to couple a read voltage from the global read selection line to the first regional selection line to perform a first read operation on at least one of the memory cells in the first plurality of groups of memory cells; and the second read transistor is to couple the read voltage from the global read selection line to the second regional selection line to perform a second read operation on at least one of the memory cells in the second plurality of groups of memory cells.
- 4. The apparatus of claim 2, wherein:
the first program transistor is to couple a program voltage from the global program selection line to the first regional selection line to perform a first program operation on at least one of the memory cells in the first plurality of groups of memory cells; and the second program transistor is to couple the program voltage from the global program selection line to the second regional selection line to perform a second program operation on at least one of the memory cells in the second plurality of groups of memory cells.
- 5. The apparatus of claim 1, wherein:
the first local selection lines are first local bitlines, the second local selection lines are second local bitlines, the first regional selection line is a first regional bitline, the second regional selection line is a second regional bitline, the global read selection line is a global read bitline, and the global program selection line is a global program bitline.
- 6. The apparatus of claim 1, wherein:
the memory system is a flash memory system.
Parent Case Info
[0001] This is a divisional patent application of U.S. patent application Ser. No. 09/809,416, filed Mar. 15, 2001, and claims the priority of that filing date.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09809416 |
Mar 2001 |
US |
Child |
10232545 |
Aug 2002 |
US |