“A new type of mos-gated tunnel transistor with a schottky barrier,” M. Kimura, Microelectronics and VLSI, 1995 IEEE, pp. 387-390. |
“Two dimensional carrier profiling of a 0.4 um CMOS device by schottky SCM,” J.N. Nxumalo et al., Reliability Physics Symposium Proceedings, 1999. pp 310-314. |
“Characterization of shallow silicided junctions for sub-quarter micron ULSI technology—Extraction of silicidation induced schottky contact area,” H. Lee, IEEE Transactions on Electron Devices, vol. 47, No. 4, Apr. 2000, pp. 762-767. |
“Sub-50 nm PtSi schottky source/drain p-MOSFETs,” C. Wang et al., Device Research Conference Digest, 1998, pp 72-73. |
“35 nm metal gat SOI-p-MOSFETs with PtSi schottky source/drain,” W. Saitoh et al. Device Research Confernce Digest, 1999, pp 30-31. |
“Schottky-clamped NMOS transistors implemented in a conventional 0.8-/spi mu/m CMOS process,” F. Huang, IEEE Electron Device Letters, bol. 19, issue 9, Sep. 1998, pp. 326-328. |
“Comparison of a raised and schottky source/drain MOSFETs using a novel tunneling contact model,” M. Ieong et al., IEDM '98 Technical Digest, International, 1998, pp. 733-736. |
Two-dimensional numerical simulation schottky barrier MOSFET with channel length to 10 nm, C. Huang et al., IEEE Transactions on Electron Devices, vol. 45, No. 4, Apr. 1998, pp. 842-848. |
Pt-silicide source and drain SOI-MOSFET operating in bi-channel modes, M. Nishisaka, Device Research Confernce Digest, 1998, pp. 74-75. |
“Metal -oxide semiconductor field-effect transistors using schottky barrier drains,” F. Huang et al., Electronics Letters, vol. 33, Issue 15, Jul. 1997, pp. 1341-1342. |