Claims
- 1. A method of designing an integrated circuit for manufacture at and on a semiconductor substrate die surface, said method comprising
partitioning and placing circuitry of said integrated circuit according to noise characteristics of said circuitry from a netlist of said integrated circuit; further partitioning said circuitry into circuit blocks sharing power supplies, said circuit blocks having first and opposite conductivity type diffusion guard band meshes disposed therearound, and defining metal power supply meshes for said circuit blocks to substantially overlie said first conductivity type diffusion guard band meshes and said opposite conductivity type diffusion guard band meshes for intimate electrical contact with and along said first conductivity type and opposite conductivity type diffusion guard band meshes; testing said partitioned circuitry against predetermined criteria; and repeating said partitioning step and said further partitioning and defining step selectively responsive to failure of said partitioned circuitry against said predetermined criteria until said partitioned circuitry passes said predetermined criteria.
- 2. (New) The method according to claim 1 wherein said further partitioning and defining step comprises disposing a plurality of spaced apart contact vias through insulating layers between said metal power supply meshes and said first and opposite conductivity type diffusion guard band meshes so that said metal power supply meshes are in intimate electrical contact along said first and opposite conductivity type diffusion guard band meshes.
- 3 (New) The method according to claim 2 wherein said further partitioning and defining step comprises defining said metal power supply meshes irregularly over a totality of said substrate die surface.
- 4. (New) The method according to claim 3 wherein said predetermined criteria in said testing step comprises die space utilization efficiency.
- 5. (New) The method according to claim 3 wherein said predetermined criteria in said testing step comprises
noise isolation adequacy by simulating noise generation by selected circuit blocks and corresponding response to said noise generation by other selected circuit blocks.
- 6. (New) The method according to claim 3 wherein said noise characteristics comprise separation of said circuitry into noise generating and noise sensitive circuits.
- 7. (New) The method according to claim 6 wherein said noise characteristics further comprise frequencies of interference susceptibility, noise generation levels, power requirements and interconnection requirements.
- 8. (New) The method according to claim 3 further comprising
placing and routing elements of said circuit blocks; and editing and simulating operation of said elements of said circuit blocks.
- 9. (New) The method according to claim 8 further comprising
revising said netlist if said simulating operation of said elements indicates unsatisfactory operation of said circuit blocks; and repeating said partitioning, further partitioning and defining, testing and selective repeating said partitioning step and said further partitioning steps.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] The present application claims priority from U.S. patent Appln. Ser. No. 09/523,558, filed Mar. 12, 2000, now U.S. Pat. No. ______; which claims priority from Provisional Patent Application No. 60/124,003, filed Mar. 12, 1999; all of which are hereby incorporated by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60124003 |
Mar 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09523558 |
Mar 2000 |
US |
Child |
10177229 |
Jun 2002 |
US |