Hard IP blocks with physically bidirectional passageways

Information

  • Patent Grant
  • 12074092
  • Patent Number
    12,074,092
  • Date Filed
    Wednesday, February 10, 2021
    3 years ago
  • Date Issued
    Tuesday, August 27, 2024
    4 months ago
  • Inventors
  • Original Assignees
    • Adeia Semiconductor Inc. (San Jose, CA, US)
  • Examiners
    • Assouman; Herve-Louis Y
    Agents
    • Knobbe, Martens, Olson & Bear, LLP
Abstract
Hard IP blocks, such as SerDes chips, are designed with keepout zones beneath the surface interconnects, the keepout zones being spaces within the chip where there is no circuitry. Connections can be formed between surface interconnects on an under surface of the SerDes chip that faces the host die, and surface interconnects on an upper surface of the SerDes chip that interfaces without external devices. Accordingly, redistribution layers routing around an outer periphery of the SerDes chip are no longer needed, and the resistive capacitive load remains low so as not to adversely impact transmitted signals.
Description
BACKGROUND

Computation is gated by how fast data can be processed, and limited by the speed at which processors can get data in and out. Over the years, processors have become faster, up to approximately 3-4 GHz. To increase efficiencies between processors communicating with memories, further advanced computers included multiple processing cores, rather than further increasing speed of individual processors.


Using bonding techniques such as direct dielectric bonding, non-adhesive techniques, such as a ZiBond® direct bonding technique or a DBI® hybrid bonding technique, both available from Invensas Bonding Technologies, Inc. (formerly Ziptronix, Inc.), a subsidiary of Xperi Corp. (see for example, U.S. Pat. Nos. 6,864,585 and 7,485,968), processors can be physically positioned in close proximity to memory. This results in higher bandwidth access to data. However, there are challenges with getting processed data into the processor and out of the processor to an external node at high speeds comparable with the increased computing speeds.


A Serializer/Deserializer (SerDes) includes one or more pairs of functional blocks commonly used in speed communications to compensate for limited input/output. These blocks convert data between serial data and parallel interface in each direction. SerDes have been used in computing devices, switches, routers, and the like. Existing SerDes operate at 28 Gbps, 56 Gbps, and faster speeds are in development.



FIGS. 1A-B illustrate an example of a conventional die 110 hosting a plurality of SerDes chiplets 120, where FIG. 1A is a top view and FIG. 1B is a side view. As shown, the die 110 is also hosting larger memory chiplet 130 and other chiplets 140, which may be any of a variety of types of chips, including analog. The SerDes chiplets 120 communicate signals from bond pads 125 to nodes external to the host die 110, such as to chips on a second die. To do so requires a redistribution layer 152 that goes beyond the chiplet 120 and then to pillars 154. However, when the signals are moving at speeds up to 56 Gbps and faster, having such a redistribution layer to move signals from the SerDes chiplet 120 on the host die 110 to a second die is inefficient, because the redistribution layer crates a big electrical load, which limits bandwidth. For example, for SerDes chiplets sending signals using PAM4 modulation, as the load increases, an eye of the PAM4 waveforms starts to shrink and it becomes difficult to differentiate between the four different levels of the PAM4 signal. For example, FIG. 1C illustrates an example eye diagram for a PAM4 signal, the signal including four levels (Level 0-Level 3). As the signals switch from one level to another, an eye is created, such as eye 0/1 between Level 0 and Level 1, eye 1/2 between Level 1 and Level 2, etc. As shown in this example, the eyes of the waveforms are relatively distinct. However, a greater load would cause the switching between levels to be more gradual, and thus the eyes would shrink. Accordingly, signal transmission begins to fail.


While FIGS. 1A-B illustrate this problem with a face-to-face die, a similar problem exists using wafer-to-wafer designs. For example, a through-silicon via (TSV) would need to extend outside a perimeter of the SerDes chiplet, thereby creating a large resistive capacitive load, which impacts signal quality.


BRIEF SUMMARY

The present disclosure provides for hard IP blocks, such as SerDes chips, designed with keepout zones beneath the interconnects. The keepout zones are discrete areas or spaces within an active circuitry layer of the chip where there is no routing or active circuitry. In this regard, circuitry used to (de)serialize and drive signal bumps are positioned beneath a surface of the SerDes chip but are not located in an area directly below a region of the interconnect that faces the host die. Surface interconnects may be placed on an upper or lower surface of the SerDes chip in relation to the keepout zones, wherein the surface interconnections can interface with external devices. Accordingly, redistribution layers routing around an outer periphery of the SerDes chip are no longer needed, and the resistive capacitive load remains low so as not to adversely impact transmitted signals.


According to some examples, some surface interconnects may have keepout zones beneath them, while others do not. For example, while transmit and receive bumps may be made with keepout zones beneath them, power bumps may have a power mesh below them, and ground bumps may have ground below them.


One aspect of the disclosure provides a hard IP block defined by a base having a top surface and a bottom surface, the hard IP block comprising a circuitry layer within the base adjacent the top surface, one or more keepout zones within the circuitry layer, the one or more keepout zones defining spaces exclusive of circuitry, and one or more surface interconnects, each of the one or more surface interconnects being positioned on at least one of the top surface or the bottom surface of the hard IP block and in relation to the one or more keepout zones. Each of the one or more surface interconnects may be, for example, bumps, pads, or pillars positioned in longitudinal alignment with a corresponding one of the one or more keepout zones. For example, each of the one or more surface interconnects may be positioned at the top surface of the hard IP block. The one or more surface interconnects may alternatively or additionally be positioned at a bottom surface of the hard IP blocks, and one or more through-hole interconnects may extend from a connection point to the one or more surface interconnects at the top surface of the hard IP block, longitudinally through a corresponding one of the one or more keepout zones, and to the bottom surface of the hard IP block. The through-hole interconnects may be, for example, vias terminating at the one or more surface interconnects. The one or more keepout zones may be sized to have a keepout zone diameter that is based on a diameter of the one or more through-hole interconnects. The hard IP block may be, for example, a SerDes chiplet, gearbox, memory, analog block, or processing element.


Another aspect of the disclosure provides a system, comprising a hard IP block defined by a base having a top surface and a bottom surface. The hard IP block includes a circuitry layer within the base adjacent the top surface, one or more keepout zones within the circuitry layer, the one or more keepout zones defining spaces exclusive of circuitry and one or more surface interconnects, each of the one or more surface interconnects being positioned in relation to the one or more keepout zones. The system may further include a memory chiplet and a host die, wherein the hard IP block and the memory chiplet are positioned on the host die. The hard IP block may be face-to-face bonded to the host die, such as using non-adhesive direct bonding techniques. Each of the one or more surface interconnects may be positioned in longitudinal alignment with a corresponding one of the one or more keepout zones. The hard IP block may further comprise one or more through-hole interconnects, each of the one or more through-hole interconnects extending from a connection point to the surface interconnects at the top surface of the hard IP block, longitudinally through a corresponding one of the one or more keepout zones, and to the bottom surface of the hard IP block. The one or more surface interconnects may also be positioned at the bottom surface of the hard IP block and electrically connect with the through-hole interconnects.


Yet another aspect of the disclosure provides a 3D structure, comprising a hard IP block defined by a base having a top surface and a bottom surface, the hard IP block comprising a circuitry layer within the base adjacent the top surface, one or more keepout zones within the circuitry layer, the one or more keepout zones defining spaces exclusive of circuitry, one or more through-hole interconnects, each of the one or more through-hole interconnects extending from the top surface of the hard IP block, longitudinally through a corresponding one of the one or more keepout zones, and to the bottom surface of the hard IP block, and one or more surface interconnects, each of the one or more surface interconnects being positioned at the bottom surface of the hard IP block in longitudinal alignment with a corresponding one of the one or more keepout zones and being electrically connected to a corresponding one of the one or more through-hole interconnects. The 3D structure further comprises a host die, wherein the hard IP block is face-to-face bonded with the host die, such that the bottom surface and the one or more surface interconnects face away from the host die, and a second layer device coupled to the one or more surface interconnects at the bottom surface of the hard IP block.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A-B are top and side view of SerDes chiplets on a host die according to the prior art.



FIG. 1C is an example of a conventional PAM4 eye diagram.



FIG. 2 is a top view of an example SerDes chiplet according to aspects of the disclosure.



FIG. 3A is a cutaway side view of an example SerDes chiplet according to aspects of the disclosure.



FIG. 3B is a cutaway bottom view of the example SerDes chiplet of FIG. 3A.



FIG. 4A is a cutaway side view of another example SerDes chiplet according to aspects of the disclosure.



FIG. 4B is a cutaway bottom view of the example SerDes chiplet of FIG. 4A.



FIG. 5 is a side view of an example SerDes chiplet face-to-face bonded with a host die according to aspects of the disclosure.



FIG. 6 is a flow diagram illustrating a method of fabricating SerDes chips according to aspects of the disclosure.





DETAILED DESCRIPTION


FIG. 2 illustrates a top view of an example configuration of a hard IP block, particularly a SerDes chip 220, including a plurality of surface interconnects 260. The surface interconnects 260 may be bumps, pads, or any other type of interconnect. Such interconnects include core power 261, power 262, ground 265, transmit pairs 263-264, receive pairs 266-267, positive and negative clocks, etc. A first side 222 of the chip 220 is referred to as a “core side” and is used for communicating with a core 280. As shown, the core side includes dense interconnects 223. A second side 224 is a die edge 224, and faces a periphery of the die hosting the SerDes block 220. The second side 224 may include much fewer interconnects than the core side 222, and maybe used to interface with external devices 290. In this regard, the SerDes chip 220 is able to take more highly-parallel, low-speed, low-voltage signals from the core side 222, serialize the received signals together, send the serialized signals out to the external node 290 through different transmit/receive pairs at a faster data rate. Conversely, the transmit/receive pairs may also be used to deserialize signals received from the external node 290 to a lower data rate, and transmit such deserialized signals to the core 280.


The surface interconnects 260 may be any device for establishing electrical contact. For example, the surface interconnects 260 may be bumps, pads, pillars, or any other type of interconnect. While in some examples herein such interconnects are referred to as bumps, but it should be understood that other types of interconnects may alternatively or additionally be used.


According to the present disclosure, and as described further below, signals may also be transmitted through the bumps 261-267 in a direction perpendicular to a plane extending along a top surface of the SerDes chip 220. As such, the SerDes chip 220 is configured to be bonded to further structures, such as to create a 3D design.



FIG. 3A illustrates a cutaway side view of such SerDes chip allowing for transmission of signals in a direction that is orthogonal to a plane extending along a top surface 226 of the SerDes chip 220. The SerDes chip 220 includes a base 250, which may be a silicon substrate or other semiconductor material, such as Gallium Arsinide, Indium Phosphide, or other similar material. Circuitry 270 extends across the base 250. The circuitry 270 may include active circuitry for the chip 220, and/or routing. While the circuitry 270 is illustrated in FIG. 3A as a single layer, it should be understood that the circuitry 270 may be multiple layers, such as a routing layer and an active circuitry layer. In other examples the routing and active circuitry may be interspersed in the same layer.


While the circuitry 270 extends beneath the top surface 226 of the chip 220, a plurality of keepout zones 302 are positioned within the circuitry 270 and in relation to the interconnects 262, 265, 266, 267, etc. For example, the keepout zones 302 may be positioned directly beneath the interconnects 260. The keepout zones 302 are discrete areas or spaces within the layer of circuitry 270 where there is no active circuitry or routing. In this regard, circuitry used to serialize and deserialize and drive signal bumps are positioned beneath a surface of the chip 220, but are not located in an area directly below a region of the interconnect that faces the host die. For example, a layout of the chip is designed such that the circuitry 270 is positioned around the keepout zones 302, as shown in FIG. 3B discussed further below. Accordingly, the keepout zones 302 may extend a depth towards a bottom surface of the chip 220, wherein the depth is as least as deep as a depth of the circuitry 270.


According to some examples, there may be circuitry keepout zones that are distinct from routing keepout zones. For example, for a given surface interconnect, there may be a routing keepout zone within a routing layer beneath the given surface interconnect, and a distinct circuitry keepout zone within an active circuitry layer beneath the surface interconnect. In other examples, some surface interconnects may have circuitry keepout zones beneath them if only active circuitry is positioned beneath such interconnects, while other surface interconnects of the same hard IP block have only routing keepout zones if only routing is positioned beneath such interconnects. In either example, the circuitry keepout zones may be the same size and shape, or differently sized and shaped, as compared to the routing keepout zones.


The keepout zones 302 may be filled with material having low or no conductivity, such as a dielectric. For example, the dielectric may form a layer over the base, and routes in a routing layer extend through the dielectic. The dieletric may include, for example, undoped silicate glass (USG), silicon oxide, silicon nitride, high-k, low-k, or the like. The dielectric or other materials may be removed as needed, such as by etching or the like.



FIG. 3B provides a planar cross-sectional view from an under side of the SerDes chip 220, such as along line A-A of FIG. 3A. As such, FIG. 3B illustrates the keepout zones 302 through circuitry 270, in relation to surface interconnects 260 at a top surface of the chip 220. In this example, the keepout zones 302 are illustrated as having a radial cross-section, for example, the keepout zones 302 may be substantially cylindrical. However, it should be understood that in other examples, the keepout zones 302 may have different shapes. For example, a cross-section of the keepout zone may be substantially square, rectangular, octagonal, or other shape. As such, the keepout zones may be substantially cubical, rectangular prism, octahedron, etc. In further examples, a size or shape of the keepout zones 302 may change from one cross-section to another within the same keepout zone, or from one keepout zone to another. In such examples, the SerDes chip may be designed by specifying a minimum distance from a center position for the keepout zone, and the remainder of the shape for the keepout zone may be determined by efficient circuitry placement.


According to some examples, the keepout zones 302 may be designed based on a planned diameter of a via to be placed therein. For example, the diameter of the keepout zone 302 may be a multiple of the via diameter, such as 1.5 times the diameter of the via, 3 times the diameter, 5 times, etc. By way of example only, a keepout zone for a Sum via with a circular cross-section may be about 15 um with an octagonal cross-section. The size of the keepout zone 302 may be varied based on, for example, an amount of stress induced on an active silicon area by a change in material between silicon and the via materials (e.g., copper or other via materials).


Moreover, the keepout zone size for the circuits may be different than the keepout zone size for routing. For example, as discussed further below, vias or other types of through-hole interconnects may extend through the keepout zones from the surface interconnects on one surface of the chip to an opposing surface. Routing may be positioned closer to the vias, as they are less sensitive to the stress induced by the vias than the circuitry may be.


In addition, there may be different keepout zones per layers stacked in the chip 220. For example, the front end of line (FEOL), such as the circuit layers and first few routing layers, may have one set of constraints, while back end of line (BEOL) may have a different set of constraints. Further, within the FEOL or BEOL, the keepout zones may be different. For example, the keepout zone for a first routing layer may have different size constraints than the keepout zone for a second routing layer.


While in FIG. 3B, the SerDes chip 220 includes a keepout zone 302 for each surface interconnect 260, in other examples the keepout zones 302 may only be placed in relation to selected surface interconnects. By way of example, transmit and receive pairs may have keepout zones beneath them, while power and ground do not. In other examples, only selected transmit and receive pairs may have keepout zones beneath them, while other transmit and receive pairs do not.



FIG. 4A illustrates a cutaway side view of another embodiment where through-hole interconnects 404 are placed within keepout zones 402, and extend longitudinally through chip 420. In this example, the through-hole interconnects 404 create a path through the chip 420 for electrical connection between interconnects at top surface 426 and a bottom surface 428. In this example, surface interconnects are not shown at the top surface 426, and instead surface interconnects 460 are positioned at the bottom surface 428 of the chip 420. The surface interconnects 460 may be the same as the surface interconnects 260 of FIG. 3A, but moved to a different position. For example, the surface interconnects 260 may be moved to a backside of the chiplet in a mirror image of what is seen on a face of the chiplet.


As shown, through-hole interconnect 404 includes a through-silicon via (TSV) 406 that extends through a base 450 of the chip 420 up to routing/active layers 470. The routing/active layers may include, for example, an implant layer and multiple layers of routing and active circuitry. For example, the routing/active layers 470 may include up to 18 layers or more. The TSV 406 may extend up to the implant layer, 1st layer, 2nd layer, 3rd layer, etc. The TSV 406 may then couple to interconnects 408 in the layers of the routing/active layers 470 above it. Such interconnects 408 may couple to surface interconnects at the top surface of the chip.


According to some embodiments, the hard IP block may include routing under each surface interconnect, but not circuitry. In such embodiments, a via may be vertically aligned each surface interconnect on the front surface and/or the back surface. However, in a region of the keepout zone, a signal may jog around the routing to couple the via to the surface interconnect.


According to a further embodiment, the via may not be vertically aligned with the surface interconnect. Rather, the via may be slightly displaced in a lateral direction. In this regard, an electrically short redistribution may couple the via to the surface interconnects. The surface interconnects would remain aligned with each other with the via slightly displaced.


According to some other examples, the through-hole interconnects 404 may each be a continuous via, wherein a first end of the via remains available for coupling at the top surface 426 of the chip 420 and extends through keepout zones 402, and a second end of the via couples to the surface interconnects 460 positioned at the bottom surface 428 of the SerDes chip 420.


Accordingly, such through-hole interconnects 404 are available to be connected at the first end to another device, such as a host die, a substrate, or any other device. For example, the through-hole interconnects 404 may be coupled using bonding techniques such as Zibond or DBI. In this regard, signals may be transmitted through the chip 420 by the through-hole interconnects 404 in a direction extending from the top surface 426 to the bottom surface 428, and vice versa.


The through-hole interconnects 404 may be made of, for example, a conductive metal, such as copper, silver, gold, aluminum, brass, nickel, or any other conductive metal. For example, where the through-hole interconnect 404 includes a via, the via may have a liner around an inner portion creating a passageway, and/or around an outer portion between the via and a periphery of the keepout zone. The liner may be made of a material with lower or no conductivity, such as silicon oxide, or any of a variety of other materials. In some examples, the liner may include multiple layers where at least one of the layers is electrically nonconductive or barely conducting.


In this illustration of FIG. 4B, the through-hole interconnects 404 are shown as having a circular cross-section and the keepout zones 402 are shown as having octagonal cross-sections. However, as discussed above in connection with FIGS. 3A-B, the keepout zones 402 may have any of a variety of different shaped cross-sections, or different shaped profiles, etc. Similarly, the through-hole interconnects 404 may alternatively have rectangular cross-sections or may have any of a variety of shapes.


While the disclosure primarily describes an electrically conductive bidirectional passageway through the keepout zones 402 as vias, it should be understood that other types of interconnections between the top and bottom surfaces of the chip are possible. For example, pillars, electrical traces, wirebonding, or other techniques may be used in addition, or in the alternative, to vias.


The surface interconnects 460 are then ready for a next level of integration, such as bonding to a package. For example, the chip 420 may be bonded to a host die or other device using a non-adhesive or direct bonding technique or hybrid bonding technique, such as Zibond or DBI. For example, the top surface 426 may be bonded to the host device, such that the surface interconnects 460 may be used for interconnection to an external device, such as a device in another level of a 3D stack. By way of example only, such external device may include a system on chip (SoC), processor, graphics processor, neural network, microcontroller, or other similar device.



FIG. 5 illustrates an example of multiple SerDes chiplets 520 bonded to a host die 510 using the techniques described above in FIGS. 3A-4B. In this example, the SerDes chiplets 520 are face-to-face bonded with the host die 510. The host die 510 may be any package substrate or die or wafer. Signals from the host die 510 may be transmitted through through-hole interconnects 504 extending through the chiplets 520 from a first surface at a face of the chiplet to a second surface at a back of the chiplet. Such through-hole interconnects 504 are made possible by keepout zones (not shown) formed in the SerDes chiplets 520, the keepout zones providing areas free of circuitry such that the through-hole interconnects 504 may be formed therethrough. Surface interconnects 560 are positioned at the second surface of the chiplet at an end of the through-hole interconnects 504, such surface interconnects 560 enabling further interconnection with other devices in a next level of integration.


Though not shown in FIG. 5, in some examples other chiplets, such as memory 530, may have surface interconnects as well. For example, the memory 530 memory may be larger in size and use the through-hole interconnects to supply power and ground. Accordingly, in such examples the memory 530 or other chiplets may also be directly bonded to the host die 510. Further, such other chiplets may also be designed with keepout zones, allowing for through-hole interconnects to extend therethrough for transmission of signals through the other chiplets.


While in FIG. 5 the SerDes chiplets 520 are face-to-face bonded with the die 510, in other embodiments the chiplets may alternatively be face-to-back bonded, such that the bottom surface of the SerDes chip is bonded to a top surface of the die. In this regard, an active side of the SerDes chip available for coupling to a next level, a package substrate, or other device as it is open-facing. However, this may cause the dense core-side interconnects to be in a less optimal position.


In FIG. 6, a method 600 of fabricating a hard IP block having keepout zones is described. While the operations associated with the method 600 are described in a particular order, it should be understood that they may be performed in a different order or simultaneously. Moreover, operations may be added or omitted.


In step 610 keepout zones are defined in relation to surface interconnects of a hard IP block. The keepout zones may be defined using, for example, a computer-assisted drawing (CAD) tool that lays out the components of the hard IP block for creation through an automated or semi-automated process, such as a wafer fabrication tooling process capable of submicron feature definition. According to some examples, the keepouts may be defined using one or more sets of rules or instructions, such that each time a surface interconnect placement is selected or other defined, a keepout zone is automatically created underneath the surface interconnect. The rules or instructions may set parameters that define a size and shape of the keepouts, such as parameters based on other components (e.g., vias, circuitry, materials, etc.). Alternatively, placement of the keepout zones may be manually defined by an operator.


In step 620, a base for the hard IP block may be formed, such as by depositing silicon or other dielectric material in an additive process. For example, the silicon or other dielectric may be added as a film, spun-on, or chemical vapor deposited, etc. The silicon or other dielectric material may be deposited into the defined keepout zones.


In step 630, circuitry is positioned on the base in areas around the keepout zones. In other words, the circuitry is positioned such that it does not extend into any of the defined keepout zones. The silicon or other dielectric material in the keepout zones may serve as guideposts for positioning the circuitry, and may also serve as a barrier for preventing the circuitry from being positioned in the keepout zones. According to the example where automated or semi-automated processes are used for fabricating the hard IP blocks, automatic routers may be programmed to avoid the areas defined as keepout zones. Positioning the circuitry may also include forming interconnects, such as dense core interconnects and/or die side interconnects.


In block 640, through-hole interconnects are formed through the keepout zones, the through-hole interconnects extending from a bottom surface of the base to a top surface beyond the circuitry. For example, the through-hole interconnects may be formed by depositing copper within a portion of the keepout zones. Where the keepout zones were temporarily filled with a material, such material may be partially or wholly removed prior to or during depositing of the through-hole interconnects. Though not shown in FIG. 6, surface interconnects may also be formed, such as at a top surface of the hard IP block or a bottom surface of the hard IP block, relative to the keepout zones and the through-hole interconnects.


The techniques described herein may be applied to die-to-wafer implementations, wafer-to-wafer implementations, etc. While the techniques described above are primarily described in connection with SerDes chips, it should be understood that such techniques may be implemented in any type of hard IP block, including gearbox, memory, analog block, processing element, or the like.


Designing hard IP blocks in this manner allows for them to be used in a monolithic layout, a 2D layout, or in further stacked arrays. By creating a direct physical bidirectional passageway through the hard IP blocks, a resistive capacitive load is significantly reduced as compared to routing signals around the hard IP blocks in a redistribution layer. In this regard, signals may be transmitted with greater speed and accuracy and with reduced power consumption.


Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.

Claims
  • 1. A method of fabricating a hard IP block, comprising: defining one or more keepout zones for the hard IP block comprising a serializer/deserializer (SerDes);forming a base for the hard IP block, the base having a top surface and a bottom surface;forming a circuitry layer on the top surface of the base, the circuitry layer comprising circuitry for the SerDes in areas around the one or more keepout zones such that each of the keepout zones is exclusive of the circuitry;forming through-hole interconnects through the keepout zones; andhybrid direct bonding the hard IP block to a host substrate such that a surface of the hard IP block contacts a top surface of the host substrate without an intervening material therebetween.
  • 2. The method of claim 1, wherein defining the one or more keepout zones comprises laying out components of the hard IP block using an automated or semi-automated process.
  • 3. The method of claim 2, wherein defining the one or more keepout zones comprises implementing a rule in a computer-assisted process that identifies defined placement for a surface interconnect and automatically creates a keepout zone beneath the surface interconnect.
  • 4. The method of claim 1, wherein forming the base for the hard IP block comprises depositing a dielectric in an additive process.
  • 5. The method of claim 1, wherein positioning the circuitry on the base in the areas around the one or more keepout zones comprises positioning the circuitry such that it does not extend into any of the defined keepout zones.
  • 6. The method of claim 1, wherein positioning the circuitry comprises forming surface interconnects at one or both of the top and bottom surfaces of the hard IP block in relation to the defined one or more keepout zones.
  • 7. The method of claim 6, wherein forming the surface interconnects comprises positioning each surface interconnect in longitudinal alignment with a corresponding one of the one or more keepout zones.
  • 8. The method of claim 7, wherein the surface interconnects are one of bumps, pads, or pillars.
  • 9. The method of claim 1, wherein the through-hole interconnects extend from the bottom surface of the base to the top surface, beyond the circuitry.
  • 10. The method of claim 1, wherein forming the through-hole interconnects comprises depositing copper within a portion of the keepout zones.
  • 11. The method of claim 1, further comprising temporarily filling the keepout zones with a temporary material, the temporary material serving as guideposts for positioning the circuitry.
  • 12. The method of claim 11, further comprising removing the temporary material prior to, or during, the forming of the through-hole interconnects.
  • 13. The method of claim 12, wherein removing the temporary material comprises partially removing the temporary material.
  • 14. The method of claim 1, wherein hybrid direct bonding the hard IP block to the host die substrate comprises bonding the hard IP block to the host substrate in a face-to-face configuration, wherein in the face-to-face configuration a front of the hard IP block is bonded to a face of the host substrate.
  • 15. The method of claim 1, wherein hybrid direct bonding the hard IP block to the host substrate comprises bonding the hard IP block to the host substrate in a face-to-back configuration, wherein in the face-to-back configuration a back of the hard IP block is bonded to a face of the host substrate.
  • 16. The method of claim 15, wherein hybrid bonding the hard IP block to the host substrate comprises using a non-adhesive hybrid bonding technique.
  • 17. A method of forming a 3D structure, comprising: forming a hard IP block comprising a base having a top surface and a bottom surface, the hard IP block comprising a serializer/deserializer (SerDes);forming a circuitry layer within the base adjacent the top surface, the circuitry layer comprising circuitry for the SerDes;forming one or more keepout zones within the circuitry layer, the one or more keepout zones defining spaces exclusive of the circuitry;forming one or more through-hole interconnects, each of the one or more throughhole interconnects extending from the top surface of the hard IP block, longitudinally through a corresponding one of the one or more keepout zones, and to the bottom surface of the hard IP block;forming one or more surface interconnects, each of the one or more surface interconnects being positioned at the bottom surface of the hard IP block in longitudinal alignment with a corresponding one of the one or more keepout zones and being electrically connected to a corresponding one of the one or more through-hole interconnects;hybrid direct bonding the hard IP block with a host substrate such that a surface of the hard IP block contacts a top surface of the host substrate without an intervening material therebetween; andcoupling a second layer device to the one or more surface interconnects at the bottom surface of the hard IP block.
  • 18. The method of claim 17, wherein direct bonding the hard IP block with the host substrate comprises using a non-adhesive hybrid bonding technique.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 16/426,515, filed May 30, 2019, which claims the benefit of the filing date of U.S. Provisional Patent Application No. 62/678,206 filed May 30, 2018, the disclosure of which is hereby incorporated herein by reference.

US Referenced Citations (225)
Number Name Date Kind
5753536 Sugiyama et al. May 1998 A
5771555 Eda et al. Jun 1998 A
5923091 Nagai Jul 1999 A
6080640 Gardner et al. Jun 2000 A
6423640 Lee et al. Jul 2002 B1
6465892 Suga Oct 2002 B1
6887769 Kellar et al. May 2005 B2
6908027 Tolchinsky et al. Jun 2005 B2
7045453 Canaperi et al. May 2006 B2
7105980 Abbott et al. Sep 2006 B2
7193423 Dalton et al. Mar 2007 B1
7214615 Miyazawa May 2007 B2
7581197 Arunachalam Aug 2009 B2
7750488 Patti et al. Jul 2010 B2
7803693 Trezza Sep 2010 B2
8183127 Patti et al. May 2012 B2
8278738 Nakashima Oct 2012 B2
8349635 Gan et al. Jan 2013 B1
8377798 Peng et al. Feb 2013 B2
8441131 Ryan May 2013 B2
8476165 Trickett et al. Jul 2013 B2
8482132 Yang et al. Jul 2013 B2
8501537 Sadaka et al. Aug 2013 B2
8524533 Tong et al. Sep 2013 B2
8620164 Heck et al. Dec 2013 B2
8647987 Yang et al. Feb 2014 B2
8697493 Sadaka Apr 2014 B2
8716105 Sadaka et al. May 2014 B2
8772946 Uzoh et al. Jul 2014 B2
8802538 Liu Aug 2014 B1
8809123 Liu et al. Aug 2014 B2
8841002 Tong Sep 2014 B2
9093350 Endo et al. Jul 2015 B2
9142517 Liu et al. Sep 2015 B2
9171756 Enquist et al. Oct 2015 B2
9184125 Enquist et al. Nov 2015 B2
9224704 Landru Dec 2015 B2
9230941 Chen et al. Jan 2016 B2
9257399 Kuang et al. Feb 2016 B2
9299736 Chen et al. Mar 2016 B2
9312229 Chen et al. Apr 2016 B2
9331149 Tong et al. May 2016 B2
9337235 Chen et al. May 2016 B2
9385024 Tong et al. Jul 2016 B2
9394161 Cheng et al. Jul 2016 B2
9431368 Enquist et al. Aug 2016 B2
9432298 Smith Aug 2016 B1
9437572 Chen et al. Sep 2016 B2
9443796 Chou et al. Sep 2016 B2
9461007 Chun et al. Oct 2016 B2
9496239 Edelstein et al. Nov 2016 B1
9536848 England et al. Jan 2017 B2
9559081 Lai et al. Jan 2017 B1
9620481 Edelstein et al. Apr 2017 B2
9656852 Cheng et al. May 2017 B2
9723716 Meinhold Aug 2017 B2
9728521 Tsai et al. Aug 2017 B2
9741620 Uzoh et al. Aug 2017 B2
9799587 Fujii et al. Oct 2017 B2
9852988 Enquist et al. Dec 2017 B2
9893004 Yazdani Feb 2018 B2
9899442 Katkar Feb 2018 B2
9929050 Lin Mar 2018 B2
9941241 Edelstein et al. Apr 2018 B2
9941243 Kim et al. Apr 2018 B2
9953941 Enquist Apr 2018 B2
9960142 Chen et al. May 2018 B2
10002844 Wang et al. Jun 2018 B1
10026605 Doub et al. Jul 2018 B2
10075657 Fahim et al. Sep 2018 B2
10204893 Uzoh et al. Feb 2019 B2
10269756 Uzoh Apr 2019 B2
10276619 Kao et al. Apr 2019 B2
10276909 Huang et al. Apr 2019 B2
10418277 Cheng et al. Sep 2019 B2
10446456 Shen et al. Oct 2019 B2
10446487 Huang et al. Oct 2019 B2
10446532 Uzoh et al. Oct 2019 B2
10508030 Katkar et al. Dec 2019 B2
10522499 Enquist et al. Dec 2019 B2
10707087 Uzoh et al. Jul 2020 B2
10784191 Huang et al. Sep 2020 B2
10790262 Uzoh et al. Sep 2020 B2
10840135 Uzoh Nov 2020 B2
10840205 Fountain, Jr. et al. Nov 2020 B2
10854578 Morein Dec 2020 B2
10879212 Uzoh et al. Dec 2020 B2
10886177 DeLaCruz et al. Jan 2021 B2
10892246 Uzoh Jan 2021 B2
10923408 Huang et al. Feb 2021 B2
10923413 Delacruz Feb 2021 B2
10950547 Mohammed et al. Mar 2021 B2
10964664 Mandalapu et al. Mar 2021 B2
10985133 Uzoh Apr 2021 B2
10991804 DeLaCruz et al. Apr 2021 B2
10998292 Lee et al. May 2021 B2
11004757 Katkar et al. May 2021 B2
11011494 Gao et al. May 2021 B2
11011503 Wang et al. May 2021 B2
11031285 Katkar et al. Jun 2021 B2
11037919 Uzoh et al. Jun 2021 B2
11056348 Theil Jul 2021 B2
11069734 Katkar Jul 2021 B2
11088099 Katkar et al. Aug 2021 B2
11127738 DeLaCruz et al. Sep 2021 B2
11158573 Uzoh et al. Oct 2021 B2
11158606 Gao et al. Oct 2021 B2
11169326 Huang et al. Nov 2021 B2
11171117 Gao et al. Nov 2021 B2
11176450 Teig et al. Nov 2021 B2
11195748 Uzoh et al. Dec 2021 B2
11205625 DeLaCruz et al. Dec 2021 B2
11244920 Uzoh Feb 2022 B2
11256004 Haba et al. Feb 2022 B2
11264357 DeLaCruz et al. Mar 2022 B1
11276676 Enquist et al. Mar 2022 B2
11296044 Gao et al. Apr 2022 B2
11296053 Uzoh et al. Apr 2022 B2
11329034 Tao et al. May 2022 B2
11348898 DeLaCruz et al. May 2022 B2
11355404 Gao et al. Jun 2022 B2
11355443 Huang et al. Jun 2022 B2
11367652 Uzoh et al. Jun 2022 B2
11373963 DeLaCruz et al. Jun 2022 B2
11380597 Katkar et al. Jul 2022 B2
11385278 DeLaCruz et al. Jul 2022 B2
11387202 Haba et al. Jul 2022 B2
11387214 Wang et al. Jul 2022 B2
11393779 Gao et al. Jul 2022 B2
11462419 Haba Oct 2022 B2
11476213 Haba et al. Oct 2022 B2
11515291 DeLaCruz et al. Nov 2022 B2
11626363 Haba et al. Apr 2023 B2
11631647 Haba Apr 2023 B2
20040084414 Sakai et al. May 2004 A1
20060057945 Hsu et al. Mar 2006 A1
20060271894 Arunachalam Nov 2006 A1
20070111386 Kim et al. May 2007 A1
20120292746 Lee Nov 2012 A1
20140103520 Kirby Apr 2014 A1
20140175655 Chen et al. Jun 2014 A1
20150021785 Lin Jan 2015 A1
20150028450 Park Jan 2015 A1
20150064498 Tong Mar 2015 A1
20150113495 Shapiro Apr 2015 A1
20160335376 Arunachalam Nov 2016 A1
20160343682 Kawasaki Nov 2016 A1
20180040511 Kamineni Feb 2018 A1
20180175012 Wu et al. Jun 2018 A1
20180182639 Uzoh et al. Jun 2018 A1
20180182666 Uzoh et al. Jun 2018 A1
20180190583 DeLaCruz et al. Jul 2018 A1
20180219038 Gambino et al. Aug 2018 A1
20180323177 Yu et al. Nov 2018 A1
20180323227 Zhang et al. Nov 2018 A1
20180331066 Uzoh et al. Nov 2018 A1
20190115277 Yu et al. Apr 2019 A1
20190131277 Yang et al. May 2019 A1
20190385935 Gao et al. Dec 2019 A1
20200013765 Fountain, Jr. et al. Jan 2020 A1
20200035641 Fountain, Jr. et al. Jan 2020 A1
20200294908 Haba et al. Sep 2020 A1
20200328162 Haba et al. Oct 2020 A1
20200395321 Katkar et al. Dec 2020 A1
20210098412 Haba et al. Apr 2021 A1
20210118864 DeLaCruz et al. Apr 2021 A1
20210143125 DeLaCruz et al. May 2021 A1
20210181510 Katkar et al. Jun 2021 A1
20210193603 DeLaCruz et al. Jun 2021 A1
20210193624 DeLaCruz et al. Jun 2021 A1
20210193625 Katkar et al. Jun 2021 A1
20210242152 Fountain, Jr. et al. Aug 2021 A1
20210296282 Gao et al. Sep 2021 A1
20210305202 Uzoh et al. Sep 2021 A1
20210366820 Uzoh Nov 2021 A1
20220077063 Haba Mar 2022 A1
20220077087 Haba Mar 2022 A1
20220139867 Uzoh May 2022 A1
20220139869 Gao et al. May 2022 A1
20220208650 Gao et al. Jun 2022 A1
20220208702 Uzoh Jun 2022 A1
20220208723 Katkar et al. Jun 2022 A1
20220246497 Fountain, Jr. et al. Aug 2022 A1
20220285303 Mirkarimi et al. Sep 2022 A1
20220319901 Suwito et al. Oct 2022 A1
20220320035 Uzoh et al. Oct 2022 A1
20220320036 Gao et al. Oct 2022 A1
20230005850 Fountain, Jr. Jan 2023 A1
20230019869 Mirkarimi et al. Jan 2023 A1
20230036441 Haba et al. Feb 2023 A1
20230067677 Lee et al. Mar 2023 A1
20230069183 Haba Mar 2023 A1
20230100032 Haba et al. Mar 2023 A1
20230115122 Uzoh et al. Apr 2023 A1
20230122531 Uzoh Apr 2023 A1
20230123423 Gao et al. Apr 2023 A1
20230125395 Gao et al. Apr 2023 A1
20230130259 Haba et al. Apr 2023 A1
20230132632 Katkar et al. May 2023 A1
20230140107 Uzoh et al. May 2023 A1
20230142680 Guevara et al. May 2023 A1
20230154816 Haba et al. May 2023 A1
20230154828 Haba et al. May 2023 A1
20230187264 Uzoh et al. Jun 2023 A1
20230187317 Uzoh Jun 2023 A1
20230187412 Gao et al. Jun 2023 A1
20230197453 Fountain, Jr. et al. Jun 2023 A1
20230197496 Theil Jun 2023 A1
20230197559 Haba et al. Jun 2023 A1
20230197560 Katkar et al. Jun 2023 A1
20230197655 Theil et al. Jun 2023 A1
20230207402 Fountain, Jr. et al. Jun 2023 A1
20230207437 Haba Jun 2023 A1
20230207474 Uzoh et al. Jun 2023 A1
20230207514 Gao et al. Jun 2023 A1
20230215836 Haba et al. Jul 2023 A1
20230245950 Haba et al. Aug 2023 A1
20230268300 Uzoh et al. Aug 2023 A1
20230299029 Theil et al. Sep 2023 A1
20230343734 Uzoh et al. Oct 2023 A1
20230360950 Gao Nov 2023 A1
20230361074 Uzoh et al. Nov 2023 A1
20230369136 Uzoh et al. Nov 2023 A1
20230375613 Haba et al. Nov 2023 A1
20240038702 Uzoh Feb 2024 A1
Foreign Referenced Citations (3)
Number Date Country
2013-033786 Feb 2013 JP
2018-160519 Oct 2018 JP
WO 2005043584 May 2005 WO
Non-Patent Literature Citations (9)
Entry
Bush, Steve, “Electronica: Automotive power modules from on Semi,” ElectronicsWeekly.com, indicating an ONSEMI AR0820 product was to be demonstrated at a Nov. 2018 trade show, https://www.electronicsweekly.com/news/products/power-supplies/electronica-automotive-power-modules-semi-2018-11/ (published Nov. 8, 2018; downloaded Jul. 26, 2023).
Ker, Ming-Dou et al., “Fully process-compatible layout design on bond pad to improve wire bond reliability in CMOS ICs,” IEEE Transactions on Components and Packaging Technologies, Jun. 2002, vol. 25, No. 2, pp. 309-316.
Moriceau, H. et al., “Overview of recent direct wafer bonding advances and applications,” Advances in Natural Sciences-Nanoscience and Nanotechnology, 2010, 11 pages.
Morrison, Jim et al., “Samsung Galaxy S7 Edge Teardown,” Tech Insights (posted Apr. 24, 2016), includes description of hybrid bonded Sony IMX260 dual-pixel sensor, https://www.techinsights.com/blog/samsung-galaxy-s7-edge-teardown, downloaded Jul. 11, 2023, 9 pages.
Nakanishi, H. et al., “Studies on SiO2—SiO2 bonding with hydrofluoric acid. Room temperature and low stress bonding technique for MEMS,” Sensors and Actuators, 2000, vol. 79, pp. 237-244.
Oberhammer, J. et al., “Sealing of adhesive bonded devices on wafer level,” Sensors and Actuators A, 2004, vol. 110, No. 1-3, pp. 407-412, see pp. 407-412, and Figures 1 (a)-1 (I), 6 pages.
Onsemi AR0820 image, cross section of a CMOS image sensor product. The part in the image was shipped on Sep. 16, 2021. Applicant makes no representation that the part in the image is identical to the part identified in the separately submitted reference BUSH, Nov. 8, 2018, ElectronicsWeekly.com (“BUSH article”); however, the imaged part and the part shown in the BUSH article share the part number “Onsemi AR0820.”
Plobi, A. et al., “Wafer direct bonding: tailoring adhesion between brittle materials,” Materials Science and Engineering Review Journal, 1999, R25, 88 pages.
Sony IMX260 image, cross section of Sony dual-pixel sensor product labeled IMX260, showing peripheral probe and wire bond pads in a bonded structure. The part in the image was shipped in Apr. 2016. Applicant makes no representation that the part in the image is identical to the part identified in the separately submitted reference Morrison et al. (Tech Insights article dated Apr. 24, 2016), describing and showing a similar sensor product within the Samsung Galaxy S7; however the imaged part and the part shown in the Morrison et al. article share the part name “Sony IMX260.”
Related Publications (1)
Number Date Country
20210166995 A1 Jun 2021 US
Provisional Applications (1)
Number Date Country
62678206 May 2018 US
Continuations (1)
Number Date Country
Parent 16426515 May 2019 US
Child 17172756 US