Claims
- 1. A heterojunction field effect transistor comprising:
- a buffer layer arranged on a semiconductor substrate;
- a channel layer arranged on the buffer layer;
- a spacer layer arranged on the channel layer;
- a carrier supply layer arranged on the spacer layer;
- a Schottky barrier layer arranged on the carrier supply layer;
- an etching stopper layer arranged on the Schottky barrier layer;
- a cap layer arranged on the etching stopper layer and containing a high concentration dopant;
- a source electrode and drain electrode arranged apart from each other on the cap layer;
- a recess formed in a region of the cap layer sandwiched between the source and drain electrodes so as to extend from the cap layer to the Schottky barrier layer via the etching stopper layer;
- the Schottky barrier layer is covered with the etching stopper layer to both sides of the gate electrode; and
- the gate electrode is separated from the cap layer, the gate electrode being ledge-shaped such that the gate electrode is partly formed on a surface of said Schottky barrier layer exposed in the recess, and partly formed on the stopper layer exposed in the recess.
- 2. A transistor according to claim 1, wherein the recess comprises a first recess formed in said cap layer and a second recess formed in the etching stopper layer and having a smaller area than the area of the first recess.
- 3. A transistor according to claim 1, wherein the gate electrode protrudes upward from the first recess.
- 4. A transistor according to claim 3, wherein a surface of the cap layer and the recess in the region between the source electrode and the gate electrode and in the region between the drain electrode and the gate electrode are covered with a dielectric film.
- 5. A transistor according to claim 1, further comprising:
- a channel layer arranged on the buffer layer beside and spaced apart from the channel layer;
- a second spacer layer arranged on the spacer layer;
- a carrier supply layer arranged on the second spacer layer;
- a Schottky barrier layer arranged on the carrier supply layer;
- an etching stopper layer arranged on the Schottky barrier layer;
- a cap layer arranged on the etching stopper layer and containing a high concentration dopant;
- a source electrode and a drain electrode arranged apart from each other on the cap layer;
- a recess formed in the cap layer in a region sandwiched between the source and drain electrodes of the cap layer; and
- a gate electrode formed on a surface of the etching stopper layer exposed in the recess,
- wherein the gate electrode is separated from the cap layer.
- 6. A transistor according to claim 1, wherein the etching stopper layer is made from indium phosphide and the Schottky barrier layer is made from indium aluminium arsenide.
Parent Case Info
This application is a continuation of Ser. No. 09/006,284, filed Jan. 13, 1998, abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0367411 |
May 1989 |
EPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
006284 |
Jan 1998 |
|