Claims
- 1. A method of forming a metal-insulator-metal capacitor on a substrate comprising:
defining a first portion of one or more layers formed on the substrate; forming a first well in the first portion; applying a first diffusion barrier metal layer on the first well; forming a first conductive plug in the first well; forming an etch-stop layer on at least a portion of the first conductive plug, the etch-stop layer having a preselected dielectric constant and a predetermined geometry; defining a second portion of the one or more layers adjacent the etch-stop layer; forming a second well in the second portion to expose at least a portion of the etch-stop layer, applying a second diffusion barrier metal layer on the second well and on an exposed portion of the etch-stop layer; and forming a second conductive plug in the second well to provide the metal-insulator-metal capacitor with the first conductive plug through the etch-stop layer.
- 2. The method of claim 1, wherein the preselected dielectric constant is above about 4.0.
- 3. The method of claim 1, wherein the etch-stop layer comprises a silicon nitride having a preselected dielectric constant of between about 5.5 and about 9.0.
- 4. The method of claim 1, wherein at least one of the first conductive plug and the second conductive plug is a metal.
- 5. The method of claim 1, further comprising varying the spatial relationship between the first conductive plug and the second conductive plug to vary the capacitance of the metal-insulator-metal capacitor.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This patent application is a continuation of U.S. patent application Ser. No. 09/971,254 filed Oct. 3, 2001 which claims the benefit of the filing date of U.S. Provisional Patent Application Serial No. 60/237,916, filed Oct. 3, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60237916 |
Oct 2000 |
US |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09971254 |
Oct 2001 |
US |
| Child |
10869671 |
Jun 2004 |
US |