Claims
- 1. A method of controlling the operation of a memory card in a computer system with signals from a memory controller which outputs Y row address bits and a single system RAS signal and Y-1 column address bits, and a CAS signal, and wherein said memory is comprised of DRAM chips having Y-1 row addresses and Y-1 column address bits, and is divided into first and second sections actuated by first and second RAS signals respectively, said method comprising the steps of:
- providing said system RAS signal to said memory during a read or write operation as an active memory RAS A signal when and only when the high order address bit of said address signal is a first value;
- providing the high order bit of said Y address as a second memory RAS B signal to said memory card which becomes active during a read or write operation when and only when said high order bit is a second value;
- providing a CAS before RAS refresh operation;
- storing said CAS signal in a CAS before RAS latch; and
- providing both said memory RAS A and RAS B signals to said memory card during a refresh operation.
- 2. A computer system comprising:
- a memory controller which outputs Y row address bits and a single system RAS signal and Y-1 column address bits, and a CAS signal;
- a memory card including DRAM chips having Y-1 bit row address and Y-1 column address bits, logic circuitry on an integrated circuit chip to receive said system RAS signal and the high order address bit from said memory controller and generate a first memory active RAS A signal to said card responsive to said system RAS signal becoming active when and only when said high order bit has a first value during read/write operations, and generate a second memory RAS B active signal to said card when said system RAS is active and when and only when said high order bit is a second value during read/write operations;
- said logic circuitry including a CAS before RAS latch to store said CAS signal; and
- said logic circuit having circuitry to generate both memory RAS A and memory RAS B active to said card during a refresh cycle when said system RAS is active.
- 3. The invention as defined in claim 2 wherein said logic circuitry is configured to perform a CAS before RAS refresh.
RELATED APPLICATIONS
This is related to application Ser. No. 08/582,010, filed Jan. 2, 1996 and entitled "Method and Apparatus for Modifying Signals Received by Memory Cards" (Attorney Docket No. BU9-95-057).
US Referenced Citations (6)