Claims
- 1. An integrated circuit comprising a substrate, a dielectric layer disposed over the substrate, and a conductive layer disposed over the dielectric layer, wherein the conductive layer includes:
a first line disposed adjacent to a second line; a high k dielectric material disposed between the first line and the second line; and the first line being coupled receive to a first signal and the second line being coupled to receive a capacitor signal, whereby a capacitor is formed between the first line and the second line separated by the high k dielectric material.
- 2. The integrated circuit of claim 1, wherein the integrated circuit includes a plurality of metal layers and the conductive layer is one of the metal layers.
- 3. The integrated circuit of claim 1, wherein the capacitor has a capacitance of about 0.50 fF per micrometer.
- 4. The integrated circuit of claim 1, wherein the high k dielectric material is less than 0.59 microns thick.
- 5. The integrated circuit of claim 1, wherein the high k dielectric includes one or more of the following materials amorphous or crystalline Ta2O5, and anatase, amorphous, or crystalline TiO2 Al2O3, Si3N4, BST, and PZT.
- 6. The integrated circuit of claim 1 further comprising:
a third line disposed adjacent to the second line, the second line being between the first line and the third line; a second dielectric disposed between the third line and the second line; and the third line being coupled to a second signal.
- 7. The integrated circuit of claim 6, wherein the second dielectric has a lower k value than the high k dielectric.
- 8. The integrated circuit of claim 2, wherein the first line includes a plurality of first fingers and the second line includes a plurality of second fingers, the first fingers being interstitially disposed with the second fingers.
- 9. The integrated circuit of claim 1, wherein the conductive layer further comprises:
a third line disposed adjacent to the first line, the first line being between the third line and the second line; the high k dielectric disposed between the third line and the first line; the third line being coupled to the capacitor signal; a fourth line and a fifth line disposed such that the fourth line is between the third line and the fifth line; the fourth line being coupled to the first signal; the fifth line being coupled to the capacitor signal; the high k dielectric material disposed between the third line and the fourth line; and the high k dielectric material disposed between the fourth line and the fifth line.
- 10. A metal layer for an integrated circuit comprising:
a first conductive line coupled to a first signal; a second conductive line coupled to a capacitor signal; and a high k dielectric material separating the first conductive line from the second conductive line, wherein the first conductive line and the second conductive line separated by the dielectric material form a capacitor within the metal layer.
- 11. The metal layer of claim 10, wherein the high k dielectric material includes one or more of the following materials amorphous or crystalline Ta2O5, and anatase, amorphous, or crystalline TiO2, Al2O3, Si3N4, BST, and PZT.
- 12. The metal layer of claim 10, wherein the first conductive line includes a plurality of first fingers and the second conductive line includes a plurality of second fingers, the first fingers being interstitially disposed with the second fingers.
- 13. A method of manufacturing an integrated circuit including an internal de-coupling capacitor, the method comprising:
providing an insulative layer; providing a conductive layer disposed over the insulative layer, the conductive layer including a first conductive line and a second conductive line, the first conductive line separated from the second conductive line by a space; disposing a first dielectric material over the first conductive line and the second conductive line, whereby the first conductive line, the second conductive line, and the first dielectric material form the internal decoupling capacitor; etching the first dielectric material from the space between the first conductive line and the second conductive line; and disposing a second dielectric material in the space between the first conductive line and the second conductive line.
- 14. The method of claim 13, wherein providing a conductive layer includes depositing a metal stack and etching the metal stack to leave the first conductive line and the second conductive line.
- 15. The method of claim 13, wherein disposing the second dielectric material includes depositing a high k dielectric material.
- 16. The method of claim 15, wherein the second dielectric material includes one or more of the following materials amorphous or crystalline Ta2O5, and anatase, amorphous, or crystalline TiO2, Al2O3, Si3N4, BST, and PZT.
- 17. The method of claim 13, wherein disposing the first dielectric material includes depositing a dielectric material with a k value lower than a k value of the first dielectric material.
- 18. The method of claim 14, wherein the metal stack is etched such that the first conductive line includes a plurality of first fingers and the second conductive line includes a plurality of second fingers, the first fingers being interstitially disposed with the second fingers.
- 19. The method of claim 13, wherein the capacitor occupies an area of 400 micrometers squared or less.
- 20. The method of claim 13, wherein the first dielectric material is formed less than 0.6 microns thick.
CROSS REFERENCE
[0001] This patent is related to U.S. application Ser. No. ______ (Attorney Docket No. 391 53-21 3) by Long et. al., entitled “Thin Dielectric Interconnect De-coupling Capacitor”; U.S. application Ser. No.______ (Attorney Docket No. 39153-216) by Long et. al., entitled “High K Interconnect De-coupling Capacitor With Damascene Process”; U.S. application Ser. No.______ (Attorney Docket No. 39153-217) by Long et. al., entitled “Interconnect Capacitor”; all of which are filed on an even date herewith and assigned to the assignee of the present invention.