Claims
- 1. A tunneling-biased NMOSFET structure comprising:a P-type semiconductor body having a top surface and a first isolation area located a distance below said top surface; a second isolation area that extends downwards from said top surface as far as said first isolation area, said second isolation area being disposed so as to fully enclose a volume of said P-type semiconductor, thereby forming a P-well; a gate pedestal, having two opposing long sides that extend from a first end across said P-well to a second end; a dielectric layer between said gate pedestal and said upper surface; an N-type region within said P-well that abuts both of said long sides, said N-type region constituting source and drain areas disposed on opposing sides of said gate pedestal; and a P+ region with that abuts said polysilicon gate enclosing at least part thereof, thereby providing a tunneling connection between said P-well and said polysilicon gate.
- 2. The structure described in claim 1 wherein said first isolation area is a buried oxide layer.
- 3. The structure described in claim 1 wherein said second isolation area further comprises one or more oxide filled trenches.
- 4. The structure described in claim 1 wherein said dielectric layer is selected from the group consisting of all possible gate dielectric materials.
- 5. The structure described in claim 1 wherein said dielectric layer has a thickness between about 5 and 100 Angstroms.
- 6. The structure described in claim 1 wherein said gate pedestal has a thickness between about 1,300 and 1,500 Angstroms.
- 7. The structure described in claim 1 wherein said gate pedestal has a width between about 0.05 and 0.1 microns.
- 8. The structure described in claim 1 wherein said gate pedestal has a length between about 0.5 and 1 microns.
- 9. The structure described in claim 1 wherein said P+ region has a concentration of acceptor ions between about 1019 and 1020 ions per cm3.
- 10. The structure described in claim 1 wherein said distance below said top surface at which is located said buried layer is between about 1,500 and 1,600 Angstroms.
- 11. A tunneling-biased PMOSFET structure comprising:an N-type silicon body having a top surface and a buried oxide layer located a distance below said top surface; oxide filled trenches that extend downwards from said top surface as far as said buried layer, said trenches being disposed so as to fully enclose a volume of N-type silicon, thereby forming an N-well; a polysilicon gate pedestal, having two opposing long sides that extend from a first end over a first oxide filled trench across said N-well to a second end abutting a second oxide filled trench; between said gate pedestal and said upper surface, with no intervening layers, a dielectric layer having a thickness that is less than the tunneling threshold of said dielectric layer; a P-type region within said N-well that abuts both of said long sides and that does not overlap either of said ends, said P-type region constituting source and drain areas disposed on opposing sides of said gate pedestal; and an N+ region within said polysilicon gate, extending inwards from one of said ends, said N+ region constituting a tunneling connection between said N-well and said polysilicon gate.
- 12. The structure described in claim 11 wherein said dielectric layer is selected from the group consisting of all possible gate dielectric materials.
- 13. The structure described in claim 11 wherein said dielectric layer has a thickness between about 5 and 100 Angstroms.
- 14. The structure described in claim 11 wherein said polysilicon gate has a thickness between about 1,300 and 1,500 Angstroms.
- 15. The structure described in claim 11 wherein said polysilicon gate has a width between about 0.05 and 0.1 microns.
- 16. The structure described in claim 11 wherein said N+ region has a concentration of donor ions between about 1019 and 1020 ions per cm3.
Parent Case Info
This is a division of patent application Ser. No. 10/021,702, filing date Dec. 10, 2001, High Peformance Pd Soi Tunneling-Biased Mosfet, assigned to the same assignee as the present invention now U.S. Pat. No. 6,518,105.
US Referenced Citations (7)