High power mosfet semiconductor device

Information

  • Patent Application
  • 20040061182
  • Publication Number
    20040061182
  • Date Filed
    September 27, 2002
    22 years ago
  • Date Published
    April 01, 2004
    20 years ago
Abstract
A high power MOSFET semiconductor having a high breakdown voltage. The new power device concept that reaches an area of a lower specific on-resistance, higher breakdown voltage and reduced device silicon area. This device architecture is built on the concepts of charge compensation in the drift region of the device. Where, the doping of the vertical drift region is increased by one order of magnitude. To counterbalance the added charges, fine-structured wells of opposite doping type to the drift region are introduced as part of the device structure. The charge compensation wells do not contribute to the on-state current conduction, therefore, this novel new generation of high voltage device architecture breaks the limit line of silicon. This architecture may extend to higher material resistivity and larger geometry to increase the voltage to 1 kv plus.
Description


BACKGROUND

[0001] High voltage DMOS(Diffused Metal Oxide Semiconductor) devices fall in two types. The planar type (no field or drift region) up to 50 volts and Field/Drift using in most cases RESURF physics up to 100 volts. The challenge has been how to improve device performance i.e. reducing on-resistance and maintaining good robust breakdown voltage. This invention introduces a novel new generation of high voltage device architecture that breaks the limit line of silicon. This architecture may extend to higher material resistivity and larger geometry to increase the voltage to 1 k v plus.



SUMMARY

[0002] A high power MOSFET semiconductor having a high breakdown voltage. The MOSFET semiconductor device is defined having a fine-structured wells of opposite doping type to the drift region in a way that the doping integral along the line perpendicular to the current flow remains smaller than the material specific breakthrough charge, which is for silicon 2.1012/cm2. The electric field inside the device structure is fixed by the net charge of the two opposite doped wells. Therefore, a nearly horizontal field distribution can be achieved if both regions counterbalance each other perfectly. For higher blocking voltage only the depth of the wells has to be increased without altering the doping. This leads to a relationship between the blocking voltage and on-resistance that is linear in nature. This technique can produce a device having 1000 volts blocking voltage and RDSon reduction in the range of one order of magnitude compared to conventional technologies.







DESCRIPTION OF THE DRAWING

[0003]
FIG. 1 shows a structure for the high power MOSFET semiconductor device.







DETAILED DESCRIPTION

[0004] The high power MOSFET semiconductor device in accordance with the present invention utilizes new device architecture. The architecture produces higher voltage, which can be realized in silicon. The architecture reaches an area of specific on-resistance that is much lower and breakdown voltage that is much higher, while maintaining shrink factor of five compared to the present state of the art devices. Referring to the Figure, the MOSFET semiconductor device 10 consists of structured p- and n-doped wells 20 and 38, respectively formed vertically coherent and optimized for individual device performance. The doped wells 20, respectively have opposing doping to a drift region 38 such that there is no contribution to current conduction in the turn-on state and having charge compensation in and lower on-resistance 22, 26, 28 and 30, respectively due to the drift region 38 having a higher n-doped epitaxial layer.


[0005] The method or process for forming the high power MOSFET semiconductor device 10 in accordance with the invention will now be describe. Referring once again to the Figure, an n+ substrate 18 is provided for depositing an undoped epitaxial layer 12 and masking and implanting n type and p type material to form a plurality of doped wells 20 and 38 on the n+ substrate 18. Next, there is deposited a second undoped epitaxial layer 14 and masking n type material and implanting both n type and p type material to continue forming the plurality of doped wells 28 and 30. Lastly, by depositing a n type doped epitaxial layer 16 and masking and implanting a p type material completes the formation of the plurality of doped wells 20 and 38. By using well known semiconductor processing techniques, the masking and implanting of p+ and n+ source/drains as well as forming gate oxide and contacts 34, 36 and 32 complete formation of the MOSFET semiconductor device. Additionally, although not shown it should be understood that the opposite device may be built using the process described above by exchanging the n type with p type material and the p type with n type material.


[0006] By introducing the structured fine wells 20 with opposing doping to the drift region 38 there is no contribution to the current conduction in the turn-on state yielding lower on-resistance due to higher doping in the epitaxial layer drift region 38. Additionally, this creates higher blocking breakdown voltage by having the wells doping integral perpendicular to current flow remaining smaller than material specific breakdown charge for silicon (2.1012/cm2). The higher blocking voltage is controlled to a higher extent via the depth of the doped wells 20 and 38 not altering the doping levels. Also, the lower on-resistance is controlled and kept low via the higher drift regions 38 doping level.


[0007] In summary, this architecture concept is based on charge compensation in the increased doping (one order of magnitude higher) drift region while counter balancing the additional charge by implementing a fine structured doping wells of the opposite type. The blocking voltage remains unaltered. The charge compensation wells do not contribute to the current conduction during turn-on state, while, the increased doping drift region lowers the on-resistance proportionally to the doping level. The breakdown voltage relationship with on-resistance is proportional to lower doping and thicker Epi layer. Where, lower doped/thicker layer Epi leads to higher breakdown and higher on-resistance. This limitation can be overcome by introducing opposite doped type wells into the drift region, where, the doping integral along a perpendicular line to the current flow is optimized to remain smaller than the material specific breakdown charge, which is for silicon about 2.1012/cm2.


[0008] It should further be noted that numerous changes in details of construction and the combination and arrangement of elements may be resorted to without departing from the true spirit and scope of the invention as hereinafter claimed.


Claims
  • 1. A MOSFET semiconductor device comprising: structured p- and n-doped wells formed vertically coherent and optimized for individual device performance with opposing doping to a drift region such that there is no contribution to current conduction in the turn-on state and having charge compensation in and lower on-resistance due to the drift region having a higher doped epitaxial layer.
  • 2. The high power MOSFET semiconductor device according to claim 1 further comprising: lower on-resistance due to higher doped epitaxial layer drift region
  • 3. The high power MOSFET semiconductor device according to claim 1 further comprising: higher blocking breakdown voltage by having the wells doping integral or perpendicular to current flow remaining smaller than material specific breakdown charge for silicon.
  • 4. The high power MOSFET semiconductor device according to claim 1 further comprising: higher blocking voltage is controlled to higher extend via the depth of the doped wells not altering the doping levels.
  • 5. The method for forming a high power MOSFET semiconductor device according to claim 1, further comprising: lower on-resistance is controlled and kept low via higher drift region doping level.
  • 6. A method for forming a high power MOSFET semiconductor device comprising: providing an n+ substrate; depositing an undoped epitaxial layer and masking and implanting n type and p type material to form a plurality of doped wells on the n+ substrate; depositing a second undoped epitaxial layer and masking n type material and implanting both n type and p type material to continue forming the plurality of doped wells; depositing a n type doped epitaxial layer and masking and implanting a p type material to complete the formation of the plurality of doped wells; and masking and implanting p+ and n+ source/drains as well as forming gate oxide and contacts to complete formation of the MOSFET semiconductor.
  • 7. The method for forming a high power MOSFET semiconductor device according to claim 6, further comprising: lowering on-resistance by higher doping epitaxial layer drift region
  • 8. The method for forming a high power MOSFET semiconductor device according to claim 9, further comprising: creating higher blocking breakdown voltage by having the wells doping integral or perpendicular to current flow remaining smaller than material specific breakdown charge for silicon.
  • 9. The method for forming a high power MOSFET semiconductor device according to claim 6, further comprising: controlling higher blocking voltage by higher extending via the depth of the doped wells not altering the doping levels.
  • 10. The method for forming a high power MOSFET semiconductor device according to claim 6, further comprising: controlling lower on-resistance and kept low via higher drift region doping level.
  • 11. A high power MOSFET semiconductor system comprising: means for providing an p+ substrate; means for depositing an undoped epitaxial layer and masking and implanting n type and p type material to form a plurality of doped wells on the p+ substrate; means for depositing a second doped epitaxial layer and masking p type material and implanting both n type and p type material to continue forming the plurality of doped wells; means for depositing a n type doped epitaxial layer and masking and implanting a n type material to complete the formation of the plurality of doped wells; and means for masking and implanting p+ and n+ source/drains to complete formation of the MOSFET semiconductor.
  • 12. The high power MOSFET semiconductor system according to claim 11, further comprising: means for lowering on-resistance by higher doping epitaxial layer drift region.
  • 13. The high power MOSFET semiconductor system according to claim 11, further comprising: means for creating higher blocking breakdown voltage by having the wells doping integral or perpendicular to current flow remaining smaller than material specific breakdown charge for silicon.
  • 14. The high power MOSFET semiconductor system according to claim 11, further comprising: means for controlling higher blocking voltage by higher extending via the depth of the doped wells not altering the doping levels.
  • 15. The high power MOSFET semiconductor system according to claim 11, further comprising: means for controlling lower on-resistance and kept low via higher drift region doping level.