Claims
- 1. An architecture for a programmable logic circuit comprising:
- a plurality of logic cells having input and output nodes, each of the logic cells being for performing a logic function on input signals supplied to its input nodes and supplying resulting output signals on its output nodes;
- a plurality of input lines for supplying the input signals to the logic cells;
- a plurality of output lines for receiving the output signals from the logic cells;
- first and second pluralities of controllable active driver circuits associated with each of the logic cells, the first plurality of the controllable active driver circuits being disposed to selectively interconnect selected ones of the input lines to the input nodes of the associated logic cell, and the second plurality of the controllable active driver circuits being disposed to selectively interconnect selected ones of the output lines to the output nodes of the associated logic cell; and
- wherein each of the controllable active driver circuits comprises a buffer circuit capable of being placed in at least an active state in which the controllable active driver circuit replicates a signal supplied to it and a passive state in which it presents a high impedance between its input and output.
Parent Case Info
This is a Continuation of application Ser. No. 08/188,499 filed Jan. 27, 1994, now U.S. Pat. No. 5,504,440.
US Referenced Citations (14)
Continuations (1)
|
Number |
Date |
Country |
Parent |
188499 |
Jan 1994 |
|