"Profiled Lightly Doped Drain (PLDD) Structure for High Reliable NMOS-FETs" by Toyoshima et al., pp. 118-119. |
"An As-P(n.sup.+ -n.sup.-) Double Diffused Drain MOSFET for VLSI's" by Takeda et al., IEEE Transactions on Electron Devices, vol. ED-30, No. 6, Jun. 1983, pp. 652-657. |
Hsia et al., "Polysilicon Oxidation Self-Aligned MOS (POSA MOS)--A New Self-Aligned Double Source/Drain Ion Implantation Technique for VLSI", IEEE Electron Device Letters, vol. EDL-3, No. 2, Feb. 1982, New York, USA, pp. 40-42. |
Yoshikawa et al., "A Reliable Profiled Lightly Doped Drain (PLD) Cell For High-Density Submicrometer EPROM's and Flash EEPROM's", IEEE Transactions on Electron Devices, vol. 37, No. 2, Apr. 1990, New York, USA, pp. 999-1006. |