Claims
- 1. A High voltage Laterally Diffused MOS device comprising:
a silicon substrate; an isolation oxide field on said substrate; and a substantially vertical interface between said silicon substrate and said isolation oxide field.
- 2 The high voltage Laterally Diffused MOS device of claim 1 wherein said isolation oxide field is applied using Shallow Trench Isolation (STI).
- 3. The device of claim 2 wherein said oxide isolation field comprises:
a trench in said silicon substrate; and an insulator filling said trench.
- 4. The high voltage laterally diffused MOS device of claim 3 wherein said insulator is silicon dioxide.
- 5. The high voltage Laterally Diffused MOS device of claim 1, further comprising:
a P-Well defined by a first mask; and a N-well defined by a second mask.
- 6. The high voltage Laterally Diffused MOS device of claim 5 wherein doping profiles of said first and said second masks are set to appropriate shapes.
- 7. The high voltage Laterally Diffused MOS device of claim 6, wherein said doping profiles of said first and second masks are set to said appropriate shapes by using multiple ion implantations.
- 8. The high voltage Laterally Diffused MOS device of claim 5 wherein said first and second masks define surface areas.
- 9. The high voltage Laterally Diffused MOS device of claim 8 wherein said surface area are protected during multiple ion implementations setting doping profiles of said first and second masks.
- 10. The high voltage Laterally Diffused MOS device of claim 5 wherein said N-well and said P-well have a concentration of approximately 1E15 cm-3.
- 11. The high voltage Laterally Diffused MOS device of claim 5 wherein said N-well and said P-well are formed by a plurality of implants of Boron and Phosphorous species with different energies.
- 12. The high voltage Laterally Diffused MOS device of claim 11 wherein at least one of said implants of at least one of a group consisting of said P-well and N-well is of a very high energy.
- 13. The high voltage Laterally Diffused MOS device of claim 12 wherein said very high energy is substantially in a range of 200 KeV to 300 KeV for a Boron implant.
- 14. The high voltage Laterally Diffused MOS device of claim 12 wherein said very high energy is substantially in a range of 600 KeV to 800 KeV for a Phosphorous implant.
- 15. The high voltage Laterally Diffused MOS device of claim 5 further comprising:
a deep n-well between said silicon substrate and said isolation oxide field.
- 16. The high voltage Laterally Diffused MOS device of claim 15 wherein said deep n-well is a high energy implant.
- 17. The high voltage Laterally Diffused MOS of claim 16 wherein said high energy implant is substantially in a range of 1.0 MeV to 1.2 MeV.
- 18. The high voltage Laterally Diffused MOS device of claim 5 further comprising:
a depletion region of said silicon substrate; and wherein said substantially vertical substrate includes a side wall of said isolation oxide field and a side wall of said P-well.
- 19. A method for manufacturing a high voltage Laterally Diffused MOS comprising:
defining a silicon substrate; and applying a field oxide isolation using Shallow Trench Isolation (STI).
- 20. The method of claim 19 further comprising:
defining a P-well using a first mask; and defining a N-well using a second mask.
- 21. The method of claim 20 further comprising:
setting doping profiles of said first and second masks to appropriate shapes using a plurality of ion implants.
- 22. The method of claim 21 further comprising:
protecting surface areas during said plurality of ion implants.
- 23. The method of claim 19 further comprising:
defining a deep n-well between said silicon substrate and said isolation oxide field
RELATED APPLICATIONS
[0001] This application hereby claims the benefit of provisional application No. 60/291,457, filed on May 15, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60291457 |
May 2001 |
US |