This Application claims priority of Taiwan Patent Application No. 105144151, filed on Dec. 30, 2016, entitled “high-voltage semiconductor device”, which is hereby incorporated by reference in its entirety.
The present invention relates to a semiconductor device and in particular to a high-voltage semiconductor device.
High-voltage semiconductor devices are applied to integrated circuits with high-voltage and high power. Traditional high-voltage semiconductor devices, such as a vertically diffused metal oxide semiconductor (VDMOS) transistor or a laterally diffused metal oxide semiconductor (LDMOS) transistor, are mainly used for devices with at least 18 volts or higher in the application field. The advantages of high-voltage device technology include cost effectiveness and process compatibility. High-voltage device technology has been widely used in display driver IC devices, power supply devices, and such fields as power management, communications, automatics, and industrial control.
During the development of high-voltage semiconductor devices, it is a difficult goal to have a high-voltage semiconductor device with both high breakdown voltage and low on-resistance (Ron). Therefore, it is necessary to search for a new high-voltage semiconductor device that can meet the requirements described above.
Some embodiments of the present disclosure relate to a high-voltage semiconductor device. The high-voltage semiconductor device includes a substrate having a first conductive type, a gate disposed on the substrate, a source region and a drain region disposed on two opposite sides of the gate, respectively, a linear doped region disposed between the gate and the drain region and having the first conductive type, wherein the linear doped region has a nonuniform doping depth, and a first buried layer disposed under the source region and having the first conductive type.
Some embodiments of the present disclosure relate to a high-voltage semiconductor device. The high-voltage semiconductor device includes a gate extending in a first direction, a source region and a drain region disposed on two opposite sides of the gate respectively, and extending in the first direction, an isolation region disposed between the gate and the drain region and having a plurality of separate isolation blocks, and a linear doped region disposed between the gate and the drain region, and between the plurality of isolation blocks, wherein the linear doped region has a nonuniform doping depth in a second direction perpendicular to the first direction.
The present invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
It should be noted that the elements or devices in the drawings of the present disclosure may be present in any form or configuration known to those skilled in the art. In addition, the expression “a layer overlying another layer”, “a layer is disposed above another layer”, “a layer is disposed on another layer” and “a layer is disposed over another layer” may indicate that the layer is in direct contact with the other layer, or that the layer is not in direct contact with the other layer, there being one or more intermediate layers disposed between the layer and the other layer.
In addition, in this specification, relative expressions are used. For example, “lower”, “bottom”, “higher” or “top” are used to describe the position of one element relative to another. It should be appreciated that if a device is flipped upside down, an element that is “lower” will become an element that is “higher”.
The terms “about” and “substantially” typically mean+/−20% of the stated value, more typically +/−10% of the stated value, more typically +/−5% of the stated value. The stated value of the present disclosure is an approximate value. When there is no specific description, the stated value includes the meaning of “about” or “substantially”.
It should also be noted that the present disclosure presents embodiments of a high-voltage semiconductor device, and may be included in an integrated circuit (IC) such as a microprocessor, memory device, and/or another IC. The IC may also include various passive and active microelectronic devices, such as thin film resistors, other capacitors (e.g. metal-insulator-metal capacitor, MIMCAP), inductors, diodes, metal-oxide-semiconductor field effect transistors (MOSFETs), complementary MOS (CMOS) transistors, bipolar junction transistors (BJTs), laterally diffused MOS (LDMOS) transistors, high power MOS transistors, or other types of transistors. One of ordinary skill may understand that high-voltage semiconductors can be used in integrated circuits including other types of semiconductor devices.
Referring to
As shown in
Referring to
As shown in
In some embodiments, the second well region 106 can be replaced with an epitaxial layer doped with the second conductive type. The epitaxial layer may include Si, Ge, Si and Ge, Group V compound or a combination thereof. The epitaxial layer may be formed by epitaxial growth process, for example, metal-organic chemical vapor deposition (MOCVD), metal-organic vapor phase epitaxy (MOVPE), plasma-enhanced chemical vapor deposition (PECVD), remote plasma chemical vapor deposition (RP-CVD), molecular beam epitaxy (MBE), hydride vapor phase epitaxy (HVPE), liquid phase epitaxy (LPE), chloride vapor phase epitaxy (Cl-VPE) or the like.
As shown in
The source region consisting of the first doped region 108 and the second doped region 110 is disposed in the first well region 104, and the first doped region 108 and the second doped region 110 have the first conductive type and the second conductive type, respectively. The drain region consisting of the third doped region 114 is disposed in the second well region 106 and has the second conductive type.
In some embodiments, the high-voltage semiconductor device includes a linear doped region 116 disposed in the second well region 106, and between the gate 112 and the third doped region 114. In some embodiments, the linear doped region 116 has the first conductive type. As shown in
In some embodiments, as shown in
The high-voltage semiconductor device 100 includes a second buried layer 122 disposed in the substrate 102 and having the second conductive type. As shown in
Referring to
In some embodiments, as shown in
Referring to
Referring back to
In some embodiments, a source electrode and a drain electrode may be formed in the subsequent process to connect the corresponding source region and drain region, respectively. The electrode may be formed of suitable conductive materials, for example, copper, tungsten, nickel, titanium or the like. In some embodiments, metal silicide is formed in the interface of the conductive material and the source region and the drain region to increase the conductivity of the interface. In some embodiments, a multilayer interconnection structure is formed by a mosaic and/or a bi-mosaic process. In some other embodiments, tungsten plugs are formed using tungsten.
In some embodiments, in the subsequent process, contacts/vias/lines and multilayer interconnection elements (such as a metal layer and an interlayer dielectric layer) may also be formed on the substrate 102 to connect various elements or structures. For example, the multilayer interconnection includes a vertical interconnection, for example, conventional vias or contacts, and a horizontal interconnection, for example, metal lines.
The linear doped region provided herein is disposed between the gate and the drain region. Contrary to the uniform doping method, the linear doped region may make the peak electrical field of the high-voltage semiconductor surface smaller, but it may make the surface electrical field more uniform to raise the breakdown voltage of the high-voltage semiconductors and simultaneously raise the reliability of the high-voltage semiconductors. By disposing the first buried layer between the source region and the second buried layer, the resistance of the first well region may be reduced to lower on-resistance. Compared to conventional high-voltage semiconductors, the high-voltage semiconductors provided herein are more able to prevent the Kirk effect and achieve the performance of high breakdown voltage and low on resistance at the same time. In addition, by adjusting the ratio of the length of the isolation blocks to the distance between the isolation blocks (also called WSi/WSiO2), the length of a drift region may be reduced, and it may also be beneficial to raising the breakdown voltage of the high-voltage semiconductors.
Although some embodiments of the present disclosure and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present disclosure. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Number | Date | Country | Kind |
---|---|---|---|
105144151 | Dec 2016 | TW | national |