Claims
- 1. In a method of manufacturing high voltage thin film transistors the steps comprising
- (a) providing a thin layer of monocrystalline silicon over an oxide layer on a silicon substrate,
- (b) decreasing resistivity of said thin layer of silicon by uniformly introducing impurities into said thin layer of silicon,
- (c) forming a mask over said thin layer of silicon, said mask having a plurality of openings, each of said openings laterally increasing in dimension from that of a proceeding opening,
- (d) introducing impurities into said thin layer of silicon through said plurality of openings to form a plurality of doped regions of different width,
- (e) removing said mask, capping said thin layer of silicon with silicon nitride, and annealing to form a linear doping profile from said plurality of doped regions over a lateral distance of said thin layer of silicon, wherein said linear doping profile is formed with a minimum doping concentration at one end of said lateral distance and a maximum doping concentration at a second opposite end of said lateral distance,
- (f) removing said silicon nitride at regions beyond edges of said lateral distance, thermally oxidizing exposed areas of said thin layer of silicon, and thereafter removing remaining portions of said silicon nitride, and
- (g) forming a structure with said thin layer of silicon having said linear doping profile.
- 2. A method according to claim 1, wherein said annealing is carried out for a time ranging from 18 to 36 hours.
- 3. A method according to claim 2, wherein said annealing is carried out at a temperature of approximately 1150.degree. C.
- 4. A method according to claim 1, wherein said linear doping profile is formed with an effective dose given by
- Q(X)=Q(O)+(X/L)Q.sub.max,
- where Q(X) is the doping concentration times the thickness of said thin layer of silicon at X, X is the distance along said lateral distance, L is the length of said lateral distance, Q(0) equals 10.sup.11 /cm.sup.2, and Q.sub.max equals 5.times.10.sup.12 -2.times.10.sup.13 /cm.sup.2.
- 5. A method according to claim 1, wherein said lateral distance is formed to be at least 40-50 .mu.m.
- 6. A method according to claim 4 wherein said step (g) is carried out to form a transistor structure by the steps of
- (i) forming a polysilicon gate region over said thin layer at said one end of said lateral distance,
- (ii) forming a source region in said thin layer at a side of said gate region opposite to said linear doping profile,
- (iii) forming a drain region at said second opposite end of said lateral distance of said linear doping profile, and
- (iv) forming electrical contacts to said source region, said gate region, and said drain region.
- 7. A method according to claim 1, wherein said step (b) is carried out by implanting ions.
- 8. A method according to claim 1, wherein said step (d) is carried out by implanting ions.
- 9. A method according to claim 8, wherein phosphorous ions are implanted an energy of about 100 keV and at an ion dose of about 2.times.10.sup.13 /cm.sup.2.
- 10. A method according to claim 6, wherein said concentration forms an increased breakdown voltage of said transistor structure ranging from about 700 V to about 900 V.
- 11. A method according to claim 10, wherein said increased breakdown voltage of said transistor structure is formed to approximately 800 V.
Parent Case Info
This is a continuation of application Ser. No. 07/650,391, filed Feb. 1, 1991 now abandoned.
US Referenced Citations (4)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0031552 |
Feb 1983 |
JPX |
1-158775 |
Jun 1989 |
JPX |
0084718 |
Mar 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Ratnan, "Novel Silicon-on-Insulator MOSFET for High-Voltage Integrated Circuits", Electronics Letters, Apr. 13, 1989, vol. 25, No. 8, pp. 536-537. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
650391 |
Feb 1991 |
|