Claims
- 1. A high voltage, semiconductor-on-insulator electronic device, comprising:
- a substrate;
- a first insulating layer disposed on the substrate, the first insulating layer having a first insulating layer thickness;
- a semiconductor layer disposed on the first insulating layer, wherein the semiconductor layer further comprises in lateral sequence a source region, a body region, a thin drift region and a drain region;
- a gate oxide layer disposed atop the source, body and drift regions;
- a gate region disposed atop the gate oxide layer;
- a second insulating layer next to the gate oxide layer and the gate region and disposed atop the drift region;
- wherein the drift region has a length L, describing the distance between the body region and the drain region along the drift region, a drift region thickness perpendicular to said length L, and a substantially linear doping profile along the length L of said drift region, from a minimum value the drift region adjacent to the body region, to a maximum value adjacent to the drain region;
- wherein length L is substantially in the range of 10 microns to 60 microns;
- wherein the drift region thickness is less than or equal to about 1 micron;
- wherein the substantially linear doping profile is described at any point along the length of the drift region X microns distant from the body region by the relationship:
- Q(X)=Q(0)+(X/L)Q.sub.max
- where Q(0) is the minimum number of dopant ions per unit area in the drift region adjacent to the body region, and is substantially in the range of 1.times.10.sub.11 /cm.sup.2 to about 1.times.10.sup.12 /cm.sup.2 ; Q.sup.max is substantially in the range of 5.times.10.sup.12 /cm.sup.2 to about 2.times.10.sup.13 /cm.sup.2, and Q(0)+Q.sub.max is the maximum number of dopant ions per unit area adjacent to the drain region; and
- wherein the combination of the drift region having a thickness less than or equal to 1 micron and the substantially linear doping profile provides a higher breakdown voltage for the device.
- 2. The device of claim 1, wherein the first insulating layer thickness is substantially in the range of about 2 to 6 microns.
- 3. The device of claim 1, wherein the drift region thickness is substantially in the range of about 0.1 to 0.3 microns.
- 4. The device of claim 1, wherein the drift region thickness is in the range of about 0.1-0.3 microns, the length of the drift region is about 50 microns, and the first insulating layer thickness is approximately 2 microns.
- 5. The device of claim 1, wherein the substrate comprises silicon, the first and second insulating layers comprise silicon dioxide and the semiconductor layer comprises silicon.
- 6. The device of claim 5, wherein the semiconductor layer comprises monocrystalline silicon.
- 7. The device of claim 5, wherein the substrate is either n or p type silicon.
- 8. The device of claim 1, wherein the gate region comprises a polysilicon gate.
Parent Case Info
This is a continuation of application Ser. No. 08/165,602, filed Dec. 9, 1993 now abandoned, which is a divisional application of Ser. No. 08/015,061, filed Feb. 8, 1993, now U.S. Pat. No. 5,300,448, issued Apr. 5, 1994, which is a continuation application of Ser. No. 07/650,391 filed Feb. 1, 1991, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5113236 |
Arnold et al. |
May 1992 |
|
5132753 |
Chang et al. |
Jul 1992 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
15061 |
Feb 1993 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
165602 |
Dec 1993 |
|
Parent |
650391 |
Feb 1991 |
|