T. Sakurai et al., "Effects of Atmosphere During Arsenic Diffusion in Silicon from Doped Oxide", Appl. Phys. Lett., vol. 22, No. 5, Mar. 1, 1972, pp. 219-220. |
Y. Tsunoda, "Effect of Atmosphere on Arsenic Diffusion in Silicon", Japan J. Appl. Phys., vol. 13, (1974), No. 11, pp. 1901-1902. |
J. Murota et al., "Arsenic Diffusion in Silicon from Doped Polycrystalline Silicon", Japan. J. Appl. Phys., vol. 17, (1978), No. 2, pp. 457-458. |
T. Budzynski et al., "The Chemically Deposited Layers as a Diffusion Source in Microelect.", Electron Technology, 22, 1/4, pp. 55-62, Institute of Electron Technology, Warszawa, 1990. |
J. S. Sandhu et al., "Arsenic Source Vapor Pressure Kinetics and Capsule Diffusion", IBM J. Res. Develop., Nov. 1971, pp. 464-471. |
W. J. Armstrong, "The Diffusivity of Arsenic in Silicon", Journal of the Electrochemical Society, Nov. 1962, vol. 109, No. 11, pp. 1065-1067. |
S. K. Ghandhi, "VLSI Fabrication Principles", p. 170, John Wiley & Sons. |
Y. W. Hsueh, "Arsenic Diffusion in Silicon Using Arsine", Electrochemical Technology, Sep.-Oct., 1968, vol. 6, No. 9-10, pp. 361-365. |
T. Inoue et al., "80PS 30000Gates ECL Gate Array E-30000VH", 1989 BCTM, pp. 15-16. |
K-Y Toh, "High-Speed Digital Circuits", 1989 IEEE Int'l. Solid-State Circuits Conference, Feb. 17, 1989, pp. 224-225. |
J. E. Brighton et al., "Scaling Issues in the Evolution of EXCL Bipolar Technology", IEEE 1988 Bipolar Circuits & Tech. Meeting, pp. 121-123. |
T. H. Ning et al., "Self-Aligned NPN Bipolar Transistors", p. 823. |