Claims
- 1. A method of creating a trench for high voltage isolation in a semiconductor substrate having a first surface, said method comprising:forming a first trench in said substrate, said first trench having sidewalls and a bottom surface with said first trench having a first width and a first depth; forming spacers along said sidewalls of said first trench with said spacers partially covering said bottom surface; forming a barrier layer on portions of said bottom surface not covered by said spacers; removing said spacers thereby exposing portions of said bottom surface not covered by said barrier layer; etching said bottom surface, not covered by said barrier layer, to form a second trench having sidewalls and a bottom surface with said second trench having a second depth; and conformally depositing an insulating layer on said first surface including filling said first and second trenches.
- 2. The method of claim 1 further comprising:depositing a stopping layer on said substrate; and CMP processing said insulating layer until said stopping layer is exposed.
- 3. The method of claim 1 further comprising:implanting a dopant into the sidewalls of said first trench and second trench.
- 4. The method of claim 1 wherein said second depth is greater than 1.0 micron.
- 5. The method of claim 2 wherein the depositing comprises:conformally depositing said stopping layer on said first surface including sidewalls and bottom surface of said first and second trenches, prior to said conformal depositing of an insulating layer step and after said etching said bottom surface step.
- 6. The method of claim 5 wherein said CMP processing step stops upon exposure of said stopping layer.
- 7. The method of claim 1 wherein said spacers are made of silicon nitride.
- 8. The method of claim 7 wherein said step of forming spacers comprises:conformally depositing silicon nitride along said sidewalls and said bottom surface of said first trench; anisotropically etching said silicon nitride to uncover portions of said substrate on said bottom surface.
- 9. The method of claim 8 wherein said barrier layer is made of silicon dioxide.
- 10. The method of claim 9 wherein said forming a barrier layer comprises:oxidizing the uncovered portions of said substrate.
- 11. The method of claim 10 wherein said removing step comprises:wet etching said spacers.
- 12. The method of claim 11 wherein said etching said bottom surface step comprises RIE etching of said substrate.
- 13. The method of claim 12 wherein said RIE etching step uses a compound selected from a group consisting of HBR, SiF4, Cl2, Br2, SiCl4, Br+Cl2.
- 14. The method of claim 13 wherein said insulating layer is an HDP film made of at least one of silicon oxide and silicon dioxide, the HDP film having a thickness less than 3100 angstroms.
- 15. The method of claim 1 wherein said first width is a lithographic dimension.
- 16. The method of claim 11 wherein said first width is a sublithographic dimension.
- 17. The method of claim 16 wherein said forming a first trench step further comprising:depositing a first layer of silicon dioxide directly on said first surface: depositing a first layer of silicon nitride directly on said layer of silicon dioxide; depositing a first layer of polysilicon directly on said layer of silicon nitride; forming a lithographic opening on said first layer of polysilicon; converting said polysilicon into silicon dioxide thereby decreasing the size of said lithographic opening to a sublithographic opening; using said converted silicon dioxide layer as a mask to form a first trench in said substrate, said first trench having sidewalls and a bottom surface with said first trench having a first width and a first depth.
- 18. The method of claim 1, wherein the barrier layer is adjacent to said bottom surface.
- 19. The method of claim 1, wherein the spacers are formed adjacent to said sidewalls of said first trench.
- 20. A method of creating a trench for high voltage isolation in a semiconductor substrate having a first surface, said method comprising:forming a first trench in said substrate, said first trench having sidewalls and a bottom surface with said first trench having a first depth; forming spacers along said sidewalls of said first trench so that the spacers overlay a first portion of said bottom surface while keeping a second portion of said bottom surface exposed; forming a barrier layer adjacent to the second portion of said bottom surface; removing said spacers to expose the first portion of said bottom surface; etching the first portion of said bottom surface to form a second trench extending into said substrate from the bottom surface; and conformally coating the first surface with an insulating material having a thickness less than 3100 angstroms, filling said first and second trenches with the insulating material.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to U.S. patent application Ser. No. 10/247,400, filed on even date herewith, entitled “A Method for Forming A Trench For High Voltage Isolation In a Semiconductor Process”, inventor Gian Sharma, the disclosure of which is incorporated herein by reference.
US Referenced Citations (12)