Number | Name | Date | Kind |
---|---|---|---|
5795792 | Nishihara | Aug 1998 | A |
5915180 | Hara et al. | Jun 1999 | A |
5943581 | Lu et al. | Aug 1999 | A |
5945724 | Parekh et al. | Aug 1999 | A |
6001704 | Cheng et al. | Dec 1999 | A |
6008097 | Yoon et al. | Dec 1999 | A |
6037202 | Witek | Mar 2000 | A |
6037628 | Huang | Mar 2000 | A |
6087232 | Kim et al. | Jul 2000 | A |
6100132 | Sato et al. | Aug 2000 | A |
6133587 | Takeuchi et al. | Oct 2000 | A |
6156606 | Michaelis | Dec 2000 | A |
6159823 | Song et al. | Dec 2000 | A |
6174785 | Parekh et al. | Jan 2001 | B1 |
6228727 | Lim et al. | May 2001 | B1 |
6271100 | Ballantine et al. | Aug 2001 | B1 |
6271153 | Moore | Aug 2001 | B1 |
6277706 | Ishikawa | Aug 2001 | B1 |
6291298 | Williams et al. | Sep 2001 | B1 |
6387764 | Curtis et al. | May 2002 | B1 |
6566224 | Chang et al. | May 2003 | B1 |
Entry |
---|
Peter Singer, “Empty Spaces in Silicon (SS): An Alternative to SOI,” Semiconductor International, Dec. 1999, p. 42. |
Chang et al., “A Highly Manufacturable Corner Rounding Solution for 0.18 μm Shallow Trench Isolation,” IEDM Tech. Digest, pp. 661-664 (1997). |
Nouri et al., “An Optimized Shallow Trench Isolation for sub-0.18μm ASIC Technologies,” SPIE vol. 3506, pp. 156-166 (Sep. 1998). |
Matsuda et al., “Novel Corner Rounding Process for Shallow Trench Isolation utilizing MSTS (Micro-Structure Transformation of Silicon),” IEDM Tech. Digest, pp. 137-140 (Dec. 1998). |
Nandakumar et al., “Shallow Trench Isolation for advanced ULSI CMOS Technologies,” IEDM Tech. Digest, pp. 133-136 (Dec. 1998). |