Claims
- 1. A stack of IC chip-enclosing layers, comprising:
- an IC-containing layer comprising:
- a TSOP containing one or more IC chips and having I/O terminals thereon, and
- a flexible circuit, with exposed solderable contacts for connection to the TSOP terminals and ball grid contacts for connection with other layers in the stack, formed to fit over each terminal-bearing side of the TSOP; and
- a second IC-containing layer with ball grid contacts, supported on top of the lower layer and connected to the first layer via their respective ball grid contacts.
- 2. The structure of claim 1 in which:
- additional IC chip-containing layers are supported and connected on the top of the second layer.
- 3. The structure of claim 1 in which:
- the ball grid contacts on the upper surface of one or more layers do not all electrically connect with the corresponding ball grid contacts on the lower surface of the layer.
- 4. The structure of claim 1 in which:
- flat bump connectors are used instead of ball grid connectors.
- 5. The structure of claim 1, in which:
- one or more terminal-bearing sides of the TSOP in one or more layers are mechanically rounded to increase the bending radius of the flexible circuit.
- 6. A method of manufacturing an IC-containing layer ready for stacking with other layers in order to provide a dense electronic package comprising the steps of:
- fabricating, a flexible circuit including a top and a bottom surface with electrical conductors disposed to provide a desired connector geometry for connection of a TSOP with other layers;
- a ball grid array covering one of said top and bottom surface;
- forming the flexible circuit so that it fits over a lead-bearing side of a TSOP; and
- bonding the flexible circuit to the TSOP so as to align exposed conductors of the flexible circuit in solderable contact with the TSOP leads.
- 7. The method of claim 6 which also comprises:
- fabricating, forming, and bonding a second flexible circuit over the other lead-bearing side of a TSOP.
- 8. The method of claim 7 in which the flexible circuits provide a ball grid array covering substantially the entire top and bottom of the layer.
- 9. The method of claim 6 which also comprises:
- stacking a plurality of the layers; and
- electrically interconnecting conductors in each layer with conductors in the adjacent layer.
- 10. The method of claim 9 in which pre-testing is performed on said TSOP's.
- 11. The method of claim 9 which also comprises:
- testing, prior to stacking, for performance of the circuitry of each layer to establish the layer as a known good element.
- 12. The method of claim 11 in which the performance testing includes testing at extreme temperatures, testing through thermal cycles and thermal shock, and testing for performance under humidity conditions.
Parent Case Info
This application claims the benefit of U.S. Provisional Application Ser. No. 60/049,582, filed Jun. 13, 1997.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
10-303251 |
Nov 1998 |
JPX |