Claims
- 1. A stack of IC chip-enclosing layers, in which a plurality of the layers each comprises:
- (a) a package containing at least one IC chip, material encapsulating the chip, I/O terminals on the chip, and separate electrical leads extending from separate I/O terminals beyond the chip-encapsulating material, with the ends of said leads bent downwardly toward the base of the package; and
- (b) a secondary separately formed conductive leadframe secured to the bottom of the package, said leadframe providing a plurality of independent electrical leads to which separate leads from the IC chips are soldered, and said leadframe having a plurality of outwardly extending arms all bent downwardly toward the next lower layer and secured by solder to the arms extending from the secondary leadframe of said next lower layer.
- 2. The stack of IC chip-enclosing layers of claim 1, in which some of the solder connected electrical leads electrically interconnect all of the layers in the stack, other such leads electrically connect only to some of the layers in the stack, and yet other such leads electrically connect only to a single layer in the stack.
- 3. The stack of IC chip-enclosing layers of claim 1, in which each chip-containing package is an off-the-shelf TSOP package.
- 4. The stack of IC chip-enclosing layers of claim 1, which contains two or more such layers.
- 5. The stack of IC chip-enclosing layers of claim 1, in which the secondary leadframes include:
- a) some terminals that route signals from the package leads on the same layer to peripheral locations on any side of the stack, and
- b) other terminals that serve the purpose of bussing signals to the base of the stack, which signals do not come from package leads on the same layer.
- 6. The stack of IC chip-enclosing layers of claim 1, in which the downwardly bent arms of the secondary leadframes provide bussing connections on at least three sides of the stack.
- 7. The stack of IC chip-enclosing layers of claim 1, in which each secondary leadframe has a lead-supporting layer formed from dielectric material.
- 8. The stack of IC chip-enclosing layers of claim 7, in which the layer formed from dielectric material is flexible.
- 9. The stack of IC chip-enclosing layers of claim 1, in which each secondary leadframe has a peripheral tie-bar to retain the separate leads in position until the secondary leadframe has been secured to its IC-chip containing package.
Parent Case Info
This application claims the benefit of U.S. Provisional Application No. 60/049,580, filed Jun. 13, 1997.
US Referenced Citations (14)