Claims
- 1. An image printing apparatus that comprises:a print head for printing images; and a microcontroller, in which the processor circuitry is in the form of VLIW processor circuitry, that comprises: a wafer substrate; the processor circuitry positioned on the wafer substrate; print head interface circuitry that is positioned on the wafer substrate and is connected between the processor circuitry and the print head, the print head interface circuitry being configured to facilitate communication between the processor circuitry and the print head and to define a number of registers for storing clocking and control information to be received by the print head in accordance with a predetermined algorithm, whereby the print head interface circuitry is connected to a buffer memory that, in turn, is connected to the processor circuitry, the print head interface circuitry being configured to receive a print image from the processor circuitry via the buffer memory in accordance with said clocking and control information and to pass the print image to the print head; and bus interface circuitry that is discrete from the print head interface circuitry and is connected to the processor circuitry so that the processor circuitry can communicate with devices other than the print head via a bus.
- 2. An image printing apparatus that comprises:a page width print head that is the product of an integrated circuit fabrication technique and which includes a plurality of nozzle arrangements, each nozzle arrangement defining a micro electromechanical device that is capable of being actuated to eject ink from a nozzle chamber of the nozzle arrangement; and a microcontroller, in which the processor circuitry is in the form of VLIW processor circuitry, that comprises: a wafer substrate; the processor circuitry positioned on the wafer substrate; print head interface circuitry that is positioned on the wafer substrate and is connected between the processor circuitry and the print head, the print head interface circuitry being configured to facilitate communication between the processor circuitry and the print head and to define a number of registers for storing clocking and control information to be received by the print head in accordance with a predetermined algorithm, whereby the print head interface circuitry is connected to a buffer memory that, in turn, is connected to the processor circuitry, the print head interface circuitry being configured to receive a print image from the processor circuitry via the buffer memory in accordance with said clocking and control information and to pass the print image to the print head; and bus interface circuitry that is discrete from the print head interface circuitry and is connected to the processor circuitry so that the processor circuitry can communicate with devices other than the print head via a bus.
- 3. An image printing apparatus as claimed in claim 2 in which the print head interface circuitry is connected to an address and data bus that, in turn, is connected to a central processing unit (CPU) of the microcontroller so that the CPU can address the register defined by the print head interface circuitry with said clocking and control information.
- 4. A microcontroller, in which the processor circuitry is in the form of VLIW processor circuitry, for an image printing apparatus, the microcontroller comprising:a wafer substrate; the processor circuitry positioned on the wafer substrate; print head interface circuitry that is positioned on the wafer substrate and is connected between the processor circuitry and the print head, the print head interface circuitry being configured to facilitate communication between the processor circuitry and the print head and to define a number of registers for storage clocking and control information to be received by the print head in accordance with a predetermined algorithm, whereby the print head interface circuitry is connected to a buffer memory that, in turn, is connected to the processor circuitry, the print head interface circuitry being configured to receive a print image from the processor circuitry via the buffer memory in accordance with said clocking and control information and to pass the print image to the print head; and bus interface circuitry that is discrete from the print head interface circuitry and is connected to the processor circuitry so that the processor circuitry can communicate with devices other than the print head via a bus.
REFERENCES TO RELATED APPLICATIONS
This application is a continuation-in-part application of U.S. application Ser. No. 09/113,053. U.S. application Ser. No. 09/113,053 and U.S. Pat. No. 6,238,044 are hereby incorporated by reference.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5670995 |
Kupcho et al. |
Sep 1997 |
A |
5751318 |
Granzow |
May 1998 |
A |
5923882 |
Ho et al. |
Jul 1999 |
A |
5949438 |
Cyman et al. |
Sep 1999 |
A |
Foreign Referenced Citations (2)
Number |
Date |
Country |
0631870 |
Jan 1995 |
EP |
0334546 |
Sep 1999 |
EP |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/113053 |
Jul 1998 |
US |
Child |
09/922275 |
|
US |