The present application claims priority under 35 U.S.C. 119 to Korean Patent Application No. 10-2007-0139748 (filed on Dec. 28, 2007) which is hereby incorporated by reference in its entirety.
An image sensor is a semiconductor device for converting an optical image into an electrical signal. In general, image sensors may be classified as either a charge coupled device (CCD) image sensor or a complementary metal oxide silicon (CMOS) image sensor (CIS). During the fabrication of image sensors, a photodiode may be formed in a substrate using ion implantation. As the size of a photodiode is reduced for the purpose of increasing the number of pixels without increasing chip size, the area of a light receiving portion is also reduced, thereby resulting in a reduction in image quality. Also, because a stack height does not reduce as much as the reduction in the area of the light receiving portion, the number of photons incident to the light receiving portion is also reduced due to a diffraction of light effect called “Airy disk”.
Techniques for forming a related photodiode include using amorphous silicon (Si), or forming a readout circuitry in a silicon (Si) substrate using a method such as wafer-to-wafer bonding, and forming a photodiode on and/or over the readout circuitry (referred to as a “three-dimensional (3D) image sensor). The photodiode is connected to the readout circuitry through a metal interconnection. Because both the source and the drain on both sides of the transfer transistor are heavily doped with n-type impurities, a charge sharing phenomenon may occur. When the charge sharing phenomenon occurs, the sensitivity of an output image is reduced and an image error may be generated. Also, because a photo charge may not readily move between the photodiode and the readout circuitry, a dark current may be generated and/or saturation and sensitivity may be reduced.
Embodiments relate to an image sensor and a manufacturing method thereof that prevent occurrence of charge sharing while maximizing a fill factor. Embodiments relate to an image sensor and a manufacturing method thereof that minimizes a dark current source and minimizes reduction in saturation and sensitivity by providing a swift movement path for a photo charge between a photodiode and a readout circuitry.
Embodiments relate to an image sensor including: a first substrate over which circuitry including a metal interconnection is formed; and a photodiode over the first substrate, the photodiode contacting the metal interconnection, wherein the circuitry of the first substrate includes: a transistor over the first substrate; an electrical junction region at a side of the transistor; and a first conduction type region connected to the metal interconnection and contacting the electrical junction region.
Embodiments relate to an image sensor including: a first substrate over which circuitry including a metal interconnection is formed; and a photodiode over the first substrate, the photodiode contacting the metal interconnection, wherein the circuitry includes: a transistor over the first substrate; an electrical junction region at a side of the transistor; and a first conduction type region connected to the metal interconnection and contacting the electrical junction region. The electrical junction region may have an upper portion doped with second conduction type impurities.
Embodiments relate to a method for manufacturing an image sensor including: forming circuitry including a metal interconnection over a first substrate; and forming a photodiode over the metal interconnection, wherein the forming of the circuitry of the first substrate includes: forming a transistor over the first substrate; forming an electrical junction region at a side of the transistor; and forming a first conduction type region that is connected to the metal interconnection and in contact with the electrical junction region.
Example
In the description of embodiments herein, it will be understood that when a layer (or film) is referred to as being ‘on’ another layer or substrate, it can be directly on another layer or substrate, or intervening layers may also be present. Further, it will be understood that when a layer is referred to as being ‘under’ another layer, it can be directly under another layer, and one or more intervening layers may also be present. In addition, it will also be understood that when a layer is referred to as being ‘between’ two layers, it can be the only layer between the two layers, or one or more intervening layers may also be present.
Example
In the image sensor illustrated in example
Hereinafter, a method for manufacturing an image sensor in accordance with embodiments will be described with reference to example
A process of forming the circuitry on first substrate 100 in embodiments will be more fully described below. Transistor 120 may be formed on first substrate 100 and may be, but is not limited to, a transfer transistor (Tx). Electrical junction region 140 may be formed at one side of transistor 120. For example, electrical junction region 140 may be, but is not limited to, a PN junction. For example, electrical junction region 140 may include first conduction type ion implantation layer 143 formed on second conduction type well 141 or a second conduction type epitaxial layer, and second conduction type ion implantation layer 145 formed on first conduction type ion implantation layer 143. For instance, as illustrated in example
High concentration first conduction type region 147 may be connected to metal interconnection 150 and may contact electrical junction region 140. High concentration first conduction type region 147 may be, but is not limited to, a high concentration N+ ion impanation region, i.e., N+ junction. For example, high concentration first conduction type region 147 may be formed to contact a side of electrical junction region 140, but is not limited thereto. That is, high concentration first conduction type region 147 may be electrically connected to first conduction type ion implantation layer 143 of electrical junction region 140.
Contact plug 151a of metal interconnection may be formed over high concentration first conduction type region 147. The readout circuit of embodiments allows electrons generated from the photodiode disposed in an upper portion of a chip to move toward N+ junction 147 of the substrate 100 through metal interconnection 150, and also allows electrons in N+ junction 147 to move toward N− junction 143. This allows 4T operation.
Meanwhile, to connect photodiode 210 disposed over the chip to first substrate 100, n-type impurities are heavily doped to form high concentration first conduction type region 147 for achieving ohmic contact. If a source and a drain of transfer transistor (Tx) 121 were connected to high concentration first conduction type region 147, the source and the drain may have the same potential, leading to saturation reduction and sensitivity reduction due to a charge sharing while a signal is being read out. In embodiments, therefore, electrical junction region 140, e.g., P0/N−/P− junction may be formed in first substrate 100 as illustrated in example
Unlike a node of floating diffusion (FD) 131, which is an N+ junction, P0/N−/P− junction 140 (electrical junction region 140 to which an applied voltage may not be not fully transferred) is pinched-off at a predetermined voltage. This voltage is called a pinning voltage and may depend on the doping concentrations of P0 region 145 and N− region 143. An electron generated from photodiode 210 in an upper portion of a chip moves to P0/N−/P− junction 140, and is delivered to the node of floating diffusion (FD) 131 and converted into a voltage when transfer transistor (Tx) 121 is turned on.
Because a maximum voltage value of P0/N−/P− junction 140 becomes a pinning voltage, and a maximum voltage value of the node of floating diffusion (FD) 131 becomes a voltage value obtained by subtracting a threshold voltage (Vth) of reset transistor (Rx) 123 from Vdd voltage, an electron generated from photodiode 210 in the upper portion of a chip can be fully dumped to the node of floating diffusion (FD) 131 without charge sharing by a potential difference between both sides of transfer transistor (Tx) 121. Therefore, unlike a case where a photodiode is simply connected to an N+ junction, limitations such as saturation reduction and sensitivity reduction can be minimized, or even avoided, in accordance with embodiments.
In accordance with embodiments, N+ junction 147 for ohmic contact may be formed on, or over, the surface of P0/N−/P− junction 140. A process of forming N+ junction 147 and M1C contact 151a may provide a leakage source. This is because the device operates with a reverse bias applied to P0/N−/P− junction 140 and thus an electric field may be generated on the Si surface. A crystal defect generated during the contact forming process inside the electric field may serve as a leakage source. Also, in a case where N+ junction 147 is formed on the surface of P0/N−/P− junction 140, an electric field can be further generated due to N+/P0 junction 147/141, which also provides a leakage source.
Therefore, in a layout in accordance with embodiments, contact 151a may be formed in an active region not doped with a P0 layer but including N+ junction 147 and may be connected to N− junction 143. Consequently, the electric field may not be generated on the Si surface, which can contribute to reduction in a dark current of a 3D integrated CIS.
Interlayer dielectric 160 may be formed on, or over, first substrate 100, and metal interconnection 150 can also be formed. Metal interconnection 150 may include, but is not limited to, first metal contact 151a, first metal 151, second metal 152, third metal 153 and fourth metal contact 154a.
As illustrated in example
As illustrated in example
After that, first conduction type conduction layer 214 may be formed under second conduction type conduction layer 216 by performing a second blanket-ion implantation onto substantially the entire surface of second substrate 200 without a mask. First conduction type conduction layer 214 may be a low concentration n-type conduction layer. Low concentration first conduction type conduction layer 214 may be formed at a junction depth ranging from about 1.0 μm to about 2.0 μm.
Afterwards, in accordance with embodiments, high concentration first conduction type conduction layer 212 may be formed under first conduction type conduction layer 214. For example, high concentration N+ conduction layer 212 may be formed under first conduction type conduction layer 214 by performing a third blanket-ion implantation onto substantially the entire surface of second substrate 200 without a mask, so that high concentration N+ conduction layer 212 can contribute to ohmic contact.
As illustrated in example
As illustrated in example
Example
For example, first conduction type conduction layer 221 may be formed on, or over, first substrate 100 such that first conduction type conduction layer 221 contacts metal interconnection 150. If desired, a subsequent process may be performed without forming first conduction type conduction layer 221. First conduction type conduction layer 221 may act as an N-layer of a PIN diode employed in embodiments. That is, first conduction type conduction layer 221 may be, but is not limited to, an N-type conduction layer.
First conduction type conduction layer 221 may be formed of n-doped amorphous silicon, but is not limited thereto. That is, first conduction type conduction layer 221 may be formed of a-Si:H, a-SiGe:H, a-SiC, a-SiN:H, a-SiO:H or the like which is formed by adding Ge, C, N, O or the like to amorphous silicon. Also, first conduction type conduction layer 221 may be formed for example by chemical vapor deposition such, as, for example, plasma enhanced CVD. For example, first conduction type conduction layer 221 may be formed of amorphous silicon by a PECVD in which PH3, P2H5 and the like are mixed with Silane (SiH4) gas.
Intrinsic layer 223 may be formed on, or over, first conduction type conduction layer 221 and may act as an I-layer of the PIN diode employed in embodiments. Intrinsic layer 223 may be formed of amorphous silicon and may be formed by a CVD such as, for example, a PECVD. For example, intrinsic layer 223 may be formed of amorphous silicon by a PECVD using silane (SiH4) gas.
After that, second conduction type conduction layer 225 may be formed on, or over, intrinsic layer 223. Second conduction type conduction layer 225 and intrinsic layer 223 may be formed in-situ. Second conduction type conduction layer 225 may act as a P-layer of the PIN diode employed in embodiments. That is, second conduction type conduction layer 225 may be but is not limited to a p-type conduction layer. Second conduction type conduction layer 225 may be formed of P-doped amorphous silicon, but is not limited thereto.
Second conduction type conduction layer 225 may also be formed by a CVD such as, for example, a PECVD. For example, second conduction type conduction layer 225 may be formed of amorphous silicon by a PECVD in which boron (B) or the like is mixed with silane (SiH4) gas. Next, upper electrode 240 may be formed on second conduction type conduction layer 225. Upper electrode 240 may be formed of a transparent electrode material having a high light transmission and a high conductivity. For example, upper electrode 240 may be formed of indium tin oxide (ITO), cadmium tin oxide (CTO) or the like.
The image sensor and manufacturing method thereof in accordance with embodiments can provide a vertical integration of the circuitry and the photodiode. In accordance with embodiments, a method for manufacturing a 3-dimensional (3D) image sensor having a vertical configuration can provide correlated double sampling (CDS) as same as the case of 4-Tr pixel operation while minimizing a dark current that may be generated during a contact-etching process of connecting a photodiode formed in an upper portion of a chip to a substrate (Si-sub) with a circuitry formed, and a high concentration N+ doping process. Consequently, noise as well as the dark current may be minimized.
Furthermore, in accordance with embodiments, the vertical integration of the circuitry and the photodiode may obtain a fill factor close to 100%. In addition, in accordance with embodiments, the vertical integration of the circuitry and the photodiode may provide a sensitivity higher than that in related sensors by virtue of a vertical integration despite the same pixel size. Although embodiments relate generally to a complementary metal oxide semiconductor (CMOS) image sensor, such embodiments are not limited CMOS sensors but may be readily applied to any image sensor utilizing a photodiode.
It will be obvious and apparent to those skilled in the art that various modifications and variations can be made in the embodiments disclosed. Thus, it is intended that the disclosed embodiments cover the obvious and apparent the modifications and variations, provided that they are within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2007-0139748 | Dec 2007 | KR | national |