The present application claims priority of Korean Patent. Application No. 10-2013-0063296, filed on Jun., 03 2013, which is incorporated herein by reference in its entirety.
1. Field
Exemplary embodiments of the present invention relate to an image sensor, a semiconductor device for device isolation, and an image sensor system.
2. Description of the Related Art
With rapid progress of high speed and high integration of semiconductor devices, demands for miniaturization of patterns and high accuracy of pattern dimensions have increased. The same also applies to device isolation layers occupying a relatively large region as well as patterns formed in active regions.
In most present semiconductor devices, the device isolation layers are formed using a Shallow Trench Isolation (STI) process to ensure the sizes of active regions and realize high-integrated devices.
Referring to
The STI process is performed by anisotropically etching the semiconductor substrate 10 to form a trench (not shown), and then filing the trench with an insulation layer (not shown) to form the insulation structure 12. At this time, many dangling bonds existing in an interface between the trench and the insulation structure 12 cause dark current. The dark current becomes a noise signal generated when there is no light in the image sensor. The dark current may deteriorate characteristics of the image sensor in which an optical image is converted into an electric signal.
In order to resolve the above-mentioned concern, a barrier layer (44a in
Referring to
The impurity ions in the impurity region 44 are diffused to the photodiode 11 to form the diffused impurity region 44a. As a result, an area of the photodiode 11 becomes reduced due to the impurity ions diffused to the photodiode 11, thereby resulting in deterioration in image realization characteristics of the CMOS image sensor.
In detail, diffusion of the impurity ions is unavoidably caused by the annealing process. The impurity ions diffuse into the photodiode 11 and an occupation region of the impurity ions is expanded, so the diffused impurity region 44a is formed. As the occupation region of the impurity ions increases, the region of the photodiode 11 conversely decreases. As a result, the area of the photodiode 11, which receives light, decreases, and, thus, the image realization characteristics of the CMOS image sensor may deteriorate.
Various exemplary embodiments are directed to an image sensor, where a loss of a photodiode area is minimized while a dark current source is removed, and a method of fabricating the image sensor. Also, various exemplary embodiments are directed to a semiconductor device, which is capable of realizing excellent insulation characteristics and micro device isolation, and a method of fabricating the semiconductor device.
In an exemplary embodiment, a semiconductor device may include a substrate, including an active region and an device isolation region, a plurality of micro insulation structures formed in the substrate of the device isolation region and spaced from each other, and an impurity region suitable for filling spaces between the micro insulation structures and surrounding the micro insulation structures in the substrate of the device isolation region.
In an exemplary embodiment, a method of fabricating a semiconductor device may include forming a plurality of trenches spaced from each other in a substrate, forming a plurality of micro insulation structures by filling the trenches with an insulating material, and forming an impurity region filling spaces between the micro insulation structures and surrounding the micro insulation structures.
In an exemplary embodiment, an image sensor may include a substrate including an active region and an device isolation region, a photodiode formed in the substrate of the active region, a plurality of micro insulation structures formed in the substrate of the device isolation region and spaced from each other, and an impurity region suitable for filling spaces between the micro insulation structures and surrounding the micro insulation structures in the substrate of the device isolation region.
Various exemplary embodiments will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. Throughout the disclosure, reference numerals correspond directly to the like numbered parts in the various figures and embodiments of the present invention.
In the description of embodiments, when layers (or layer), regions, pattern, or structures are referred to as being formed “on or “under” layers (layer), regions, pads or patterns, all of the cases in which the layers (layer), the regions, the pattern, and the structures are formed directly and indirectly “on” or “under” are included.
Further, a reference for “on” or “under” is referred to the drawings. In the drawings, the thickness or size of each layer is exaggerated, omitted, or schematically illustrated to facilitate the description and to achieve accuracy.
Hereinafter, preferred exemplary embodiments will be described with reference to the appended drawings to make the description in detail so that those skilled in the art may easily embody the technical sprit.
Referring to
In detail, referring to
Referring to
In detail, referring to
In the exemplary embodiment, in comparison to the related art, it may be understood that a larger area of the photodiode 11 may be ensured due to the micro insulation structures 22 spaced from each other when the thermal treatment process is performed on the impurities in the forms of the insulation structure 12 of the related art and the micro insulation structures 22 of the exemplary embodiment.
A method of fabricating the CMOS image sensor, according to the exemplary embodiment, will be described with reference to
The forming of the micro insulation structures 22 may include forming a plurality of trenches T by anisotropically etching the semiconductor substrate 10 using trench mask patterns 43 as etching masks after forming the trench mask patterns 43 having a circular-type opening portion over the semiconductor substrate 10.
In the related art, the insulation structure 12 formed by the STI process has a continuous form. In the exemplary embodiment, the trench mask patterns 43 are preferably formed to have the circular-type opening portion so that the micro insulation structures 22 may be formed in a discontinuous form such as the pillar type. The trench mask pattern 43 may have a dual structure of a silicon oxide layer (SiO2) and a silicon nitride layer (Si3N4).
Accordingly, the plurality of trenches T having the discontinuous form serves to define the photodiode 11. After the plurality of trenches T spaced from each other are formed in the semiconductor substrate 10 device isolation layers 41 are formed by filling the trenches T. Thereafter, the mask patterns 43 may be removed.
According to the exemplary embodiment, a thermal oxidation process may be further performed to form silicon oxide layers 42 over inner walls of the trenches T after forming the trenches T. Etching damage occurring in the anisotropic etching process to form the trenches T may be recovered due to the thermal oxidation process. Since the etching damage on sidewalls of the trenches T may cause the dark current, the thermal oxidation process may contribute to an improvement in the image realization characteristics of the image sensor.
The device isolation layers 41 are formed to have a thickness to sufficiently fill the trenches T. At this time, empty spaces, that is, voids, may be preferably not formed in the device isolation layers 41 in the trenches T. Here, though there is a slight difference, according to the design rule of the semiconductor device, the device isolation layers 41 may be stacked by an O3-Tetra-Ethyl-Ortho-Silicate (O3-TEOS) Atmosphere Pressure Chemical Vapor Deposition (AP CVD) process or a High Density Plasma Chemical Vapor Deposition (HDP CVD) process.
On the other hand, the device isolation layers 41 may be formed as a plurality of layers, that is, two or more layers of an oxide layer or a nitride layer.
When the STI process is used, a process of etching the trenches T is necessarily performed. At this time, crystal defects may exist in boundary portions of the trenches T in many cases. The crystal defects may be accumulated during the process of forming the device isolation layers 41 or may occur in subsequent processes. Since the crystal defects serves as traps capturing electrons, the crystal defects act as defects or noise components of pixels, thereby increasing the dark current.
However, according to the exemplary embodiment, the ion implanting process is performed into the semiconductor substrate 10 near the minute insulation structures 22 to form the impurity region 55 so that the dark current is prevented from occurring. By the ion implanting process, side and bottom surfaces of the trenches T act as protective layers.
In summary, the impurity region 55 is formed to fill the spaces between the micro insulation structures 22 and to surround the micro insulation structures 22 by performing the ion implantation process into the semiconductor substrate 10 near the micro insulation structures 22 using the trench mask patterns 43 as a barrier layer. As a result, the impurity region 55 may be formed in the bottom and side surfaces of the trenches T.
After the ion implantation process is performed, the implanted impurities are diffused through the thermal treatment process. During this process, the impurities diffuse, that is, the impurities diffuse in the spaces between the discontinuously formed micro insulation structures 22 with the pillar type so that the diffused impurity region 55a is formed to fill the spaces between the micro insulation structures 22 and to surround the micro insulation structures 22. As the impurities diffuse in the spaces in which the micro insulation structures 22 are spaced, the amount of impurity diffusing inside the photodiode 11 may be reduced.
When the thermal treatment process is performed, defects, such as dangling bond, humidity, or the like, may be removed. That is, the diffused impurity region 55a and the micro insulation structures 22 may form a device isolation structure, which surrounds the photodiode 11 and isolates the photodiode 11 from other photodiodes (not shown) so as to minimize the effect of the dark current.
In the thermal treatment process, the diffused impurity region 55a may be formed by performing a Rapid Thermal process (RTP). Accordingly, the impurities may be diffused with a uniform density to be formed.
The impurities of the impurity region 55 may be controlled to have a conductive type according to a conductive type of the substrate corresponding to an active region (not shown). Preferably, the insulation characteristics of the micro insulation structures 22 may be intensified by forming the impurities to have a conductive type opposite to the active region. The description will be made with reference to
The photodiode 11 may have a junction configuration of an upper P-type impurity region 51 and a lower N-type impurity region 52. The lower N-type impurity region 52 is joined to a deep P-type well 61 below the lower N-type impurity region 52. The P-type impurity may be, for example, boron (B) or BF2. The N-type impurity may be, for example, arsenic (As) or phosphorus (P). Accordingly, in view of the cross-section, the photodiode 11 has a PN junction diode configuration. The photodiode 11 and the deep P-type well 61 have a PNP junction diode configuration. In this case, the semiconductor substrate 10 may be doped with N-type or P-type impurities. The semiconductor substrate 10 may preferably be doped with the N-type impurities, and the diffused impurity region 55a may preferably be doped with the P-type impurities.
Eventually, the diffused impurity region 55a forms a diode junction with two adjacent photodiodes 11 to insulate the adjacent photodiodes 11 from each other. That is, the diffused impurity region 55a doped with the P-type impurities forms an NPN diode junction along with the lower N-type impurity regions 52 of the two adjacent photodiodes 11. The NPN diode junction may maintain a reverse bias condition, and thus the two adjacent photodiodes 11 may be insulated electrically from each other.
When the insulation structure 12 and the diffused impurity region 44a in
That is, since the diffused impurity region 55a does not invade the area of the photodiode 11, the area of the photodiode 11 capable of receiving light is not reduced. Therefore, it is possible to improve the image realization characteristics of the CMOS image sensor.
As illustrated in
The active pixel sensor array 2110 outputs electrical pixel signals corresponding to incident light by converting the electrical pixel signals in a plurality of photodiodes. The electrical pixel signals are provided to the pixel signal processor 2140 through vertical signal lines. Pixel sensors in the active pixel sensor array 2110 are read out one by one once in units of rows. Accordingly, all of the pixels in one row of the active pixel sensor array 2110 are simultaneously activated by a row selection signal, which is an output of the row driver 2120.
Each pixel in the selected row provides a signal corresponding to incident light to an output line of a corresponding column. In the active pixel sensor (APS) array 2110, each column includes a selection line, and the pixels in each column are selectively read out in response to a column selection signal. The rows in the active pixel sensor (APS) array 2110 are activated in response to an output signal of the row driver 2120.
The controller 2130 controls the row driver 2120 and the pixel signal processor 2140 to perform a process suitable for a pixel signal output from the active pixel sensor array 2110. The pixel signal processor 2140 includes a correlated double sampler (CDS) 2142, an analog-digital converter (ADC) 2144, and a buffer 2146.
The correlated double sampler (CDS) 2142 receives the electrical pixel signals generated in the active pixel sensor array 2110 via the vertical signal line and then samples and holds the electrical pixel signals. That is, the correlated double sampler 2142 doubly samples a specified noise level and a signal level of the generated electrical pixel signals and outputs a difference level corresponding to a difference between the noise level and the signal level. Ramp signal values generated from a ramp signal generator (Ramp Gen) 2148 may be input and compared to each other, and then the comparison result may be output to an output end. The ramp signal generator (Ramp Gen) 2148 may operate based on a control signal generated from the controller 2130.
The analog-digital converter (ADC) 2144 converts an analog signal corresponding to the difference level into a digital signal. The buffer 2146 includes a column memory block (not illustrated) and a sense amplifier (not illustrated). The column memory block (not illustrated) may include a plurality of memories (not illustrated).
The buffer 2146 latches the digital signal. The latched signal is output sequentially to an image processor (not illustrated) according to a decoding result of a column decoder (not illustrated).
The CMOS image sensor 2100 in
Here, a system 2200 in
As illustrated in
The central processing unit (CPU) 2210 communicates with the input/output (I/O) device 2240 via a bus 2260.
The image sensor 2230 communicates with the central processing unit (CPU) 2210 via the bus 2260. The RAM 2250 and the non-volatile memory 2220 also communicate with the central processing unit (CPU) 2210 via the bus 2260. The image sensor 2230 may be present as an independent semiconductor chip or may be coupled with the central processing unit 2210 to form one semiconductor chip.
The image sensor 2230 included in the system in
The improved semiconductor device, according to the exemplary embodiment, includes a plurality of trenches and micro insulation layers spaced from each other in the device isolation region of the substrate. Accordingly, impurities diffuse to the portions in which the micro insulation layers are spaced from each other, and thus the diffusion to the adjacent active region is further reduced compared to the related art. Accordingly, an area loss of the active region may be minimized. When the device isolation configuration is applied to the CMOS image sensor, the area of the photodiode may be sufficiently ensured, and thus optical sensitivity characteristics of the image sensor may be considerably improved.
Although various embodiments have been described for illustrative purposes, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2013-0063296 | Jun 2013 | KR | national |