Imprint alignment method, system, and template

Information

  • Patent Grant
  • 7785526
  • Patent Number
    7,785,526
  • Date Filed
    Tuesday, July 20, 2004
    20 years ago
  • Date Issued
    Tuesday, August 31, 2010
    14 years ago
Abstract
An improved lithographic alignment method, system, and template. The method includes creating, within a lithographic subfield, subsequent-layer features which are intentionally offset from their respective previous-layer features, where the intentional offset may vary in magnitude and direction from one subfield to the next. The system includes an imprint lithographic machine and first and second lithography templates where the templates are adapted to enable the machine to form first and second features, respectively, and where a second feature is configured to be deliberately offset from a corresponding first feature. The template set includes at least two templates, one having features which are deliberately offset from corresponding features of another template. Also, a method of manufacturing such a template set.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to a method of improving imprint lithography alignment as well as a system and template to be used for same. The method, system, and template herein described have particular utility in subfield alignment of sub 100 nm features requiring registration of about 25 nm.


2. Description of the Related Art


Micro-fabrication involves the fabrication of very small structures, e.g., having features on the order of micrometers or smaller. One industry that has been driving the fabrication of increasingly smaller structures is the electronics industry. As electronic devices have become smaller and faster, the integrated circuits that drive them have necessarily become smaller.


A technique known as ‘photolithography’, or simply ‘lithography’, is typically employed in the manufacture of integrated circuits. Lithographic techniques are generally used to pattern the various levels of an integrated circuit. Typically, these lithographic techniques include applying a photosensitive material to a semiconductor substrate. These photosensitive materials, commonly referred to as “resist,” are selectively exposed to a form of radiation. An exposure tool and photomask are often used to obtain the desired selective exposure. Such exposure changes the solubility of the resist such that the photomask's pattern is formed in the resist following a development process to remove the soluble resist. The resulting patterned resist serves to protect underlying conductive or dielectric material from etching or ion implantation.


It is critical to align successive layers of an integrated circuit to each other to ensure proper operation of the circuit. In particular, the photomask pattern must be properly aligned to previously formed semiconductor topography features during the lithography process. In the extreme, lithographic misalignment may lead to shorting between structures that should be isolated from each other, and isolation of structures that should be coupled to each other.


Imprint lithography is capable of manufacturably producing sub-100 nm features. Several imprint lithography techniques have been investigated as low cost, high volume manufacturing alternatives to conventional photolithography for high-resolution patterning. In this emergent technology, a relief image in a template is used to replicate a surface relief into a polymerizable material arranged upon the surface of a substrate. The template makes mechanical contact with the material arranged upon the substrate, and the material is subjected to conditions to solidify and/or to polymerize the same such that a relief structure complimentary to that of the template is formed on the substrate. The material may be solidified or polymerized by, for example, heat or actinic light. Such patterning and polymerization techniques may be referred to as thermal imprint lithography or ultraviolet (‘UV’) imprint lithography, respectively. Typical substrates may include semiconductors, dielectric materials, magnetic materials, or optoelectronic materials.


Imprint lithography may be used in wide variety of applications. That is, imprint lithography applications are not limited to the manufacture of integrated circuits. However, typical applications require alignment of subsequently imprinted device layers to previously imprinted device layers. Properly aligning subsequent imprint lithography device layers becomes increasingly difficult as feature sizes become ever smaller. Imprint lithography systems are currently capable of printing features in the sub-100 nm range with a 3σ overlay alignment capability of less than about 500 nm. Despite a high degree of alignment accuracy, current imprint lithography systems are challenged by the degree of precision required to consistently align multiple layers having minimum feature sizes. Devices having such minimum feature sizes may also have registration tolerances of about 25 nm or less. Consequently, proper alignment of multi-layered devices having minimum feature sizes may be a relatively infrequent event. It is desired, therefore, to provide improvement to imprint lithography alignment.


SUMMARY OF THE INVENTION

Presented herein is an improved alignment method with particular utility in imprint lithography applications. In an embodiment, the method of improving lithographic alignment essentially comprises imprinting a first layer on a substrate and imprinting a second layer on the first layer, the first layer including an array of first-layer geometries each arranged within a respective subfield with each first-layer geometry including at least one first-layer feature, and the second layer including an array of second-layer geometries each arranged within a respective subfield with each second-layer geometry including at least one second-layer feature, where at least one second-layer feature has at least one corresponding first-layer feature, where at least one second-layer geometry has a corresponding first-layer geometry, and where at least one second-layer geometry is intentionally offset from its corresponding first-layer geometry. In an embodiment, at least two second-layer geometries are intentionally offset from their corresponding first layer geometries, and said offsets are not equal.


Also in an embodiment, the present invention essentially comprises a method of improving lithographic alignment between subsequent imprinted device layers within a subfield. Such a method includes establishing an (x,y) grid whereby a centermost point of a subfield arranged within a central region has (x,y) coordinates (0,0). Such a method further includes establishing an array having ‘N’ subfields arranged in ‘J’ rows and ‘K’ columns, where each column has a width ‘w’ and each row has a height ‘h’, and a device is arranged entirely within a single subfield. The method further includes imprinting a first layer having an array of ‘N’ first-layer geometries, where a centermost point of a central first-layer geometry has (x,y) coordinates (0,0), where a centermost point of each first-layer geometry is commensurate with a centermost point of its respective subfield, where a centermost point of a first-layer geometry is a spaced distance ‘w’ from a centermost point of an immediately laterally adjacent first-layer geometry, and where a centermost point of a first-layer geometry is a spaced distance ‘h’ from a centermost point of an immediately vertically adjacent first-layer geometry. The method further includes imprinting a second layer, where the second layer includes an array of ‘N’ second-layer geometries, where each second-layer geometry has a corresponding first-layer geometry, where a centermost point of a central second-layer geometry has (x,y) coordinates (0,0), where a centermost point of a second-layer geometry is a spaced distance ‘w+Δw’ from a centermost point of an immediately laterally adjacent second-layer geometry and a centermost point of a second-layer geometry is a spaced distance ‘h+Δh’ from a centermost point of an immediately vertically adjacent first-layer geometry, where Δw and Δh are both non-zero.


Also in an embodiment, the present invention essentially comprises a set of lithography templates providing improved lithographic alignment. Such a template set includes a first template having an array of first geometries and a second template having an array of second geometries, where each second geometry has a corresponding first geometry, and where at least one second geometry is intentionally offset from its corresponding first geometry.


These and other embodiments are herein described.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a plan view of a wafer substrate illustrating the wafer field and the print fields which comprise the wafer field.



FIG. 2 is a plan view of a print field having multiple subfields.



FIG. 3 is a plan view of a print field having first and second-layer geometries imprinted thereupon.



FIG. 4 is a plan view of the print field of FIG. 4 imposed upon x and y axes.



FIG. 5 is a more detailed view of FIG. 5.





The same reference numerals refer to the same parts throughout the various figures.


DETAILED DESCRIPTION OF THE INVENTION

Although an imprint lithography system may have a high degree of alignment accuracy, the alignment precision may not suffice for multi-layered devices having sub 100 nm features. Using typical lithography methods, systems, and devices, a system having a three sigma alignment accuracy of less than about 500 nm may not be sufficient to produce functional, multi-layered devices having, for example, registration tolerances of about 25 nm or less, and having minimum feature sizes of, for example, about 50 nm or less. An exemplary lithographic system is available under the trade name IMPRIO 100™ from Molecular Imprints, Inc. having a place of business at 1807-C Braker Lane, Suite 100, Austin, Tex. 78758. The system description for the IMPRIO 100™ is available at www.molecularimprints.com and is incorporated herein by reference.


Typically all the layers within a respective print field are replicated substantially identically, resulting in substantially identical devices within each print field. This strategy is useful when producing devices which have design tolerances well within the capabilities of the lithography system, or systems, used. In such cases, successful device production may be defined by a high yield of functional devices. However, the instant invention is intended to aid in producing leading-edge devices that have design tolerances which test the capabilities of the best lithography systems now available. In the manufacture of such leading-edge devices, success may be defined as producing as few as a single functional device on an entire wafer. Where design tolerances such as alignment or registration test the limits of a lithography system, success may be attained by deliberately offsetting device features. That is, it may be desirable to deliberately offset features of an imprinted image within an individual subfield as described below.



FIG. 1 illustrates substrate 16, which in this case is a semiconductor wafer. Upon substrate 16, a wafer field 18, comprising print fields 20, is defined. Typically, a wafer field 18 is comprised of an integral number of print fields 20. The dimensions of a print field may be as large as a lithography system's maximum field. An imprint lithography system' maximum field is the largest area the system can simultaneously imprint. That is, the maximum area that can be imprinted with one flash. In an embodiment, the maximum field size of an imprint lithography system is 25 mm×25 mm. An optical lithography system's maximum field is the largest area the system can expose in one exposure. A wide variation of maximum optical lithography field sizes exist, ranging from about 25 mm×33 mm to about 800 mm×920 mm. Although the instant invention is directed toward an imprint lithography system, the methods, systems, and templates described herein may also be applicable to at least some optical lithography systems.



FIG. 2 illustrates a print field 20 having multiple subfields 22. Typically, a print field is comprised of an integral number of subfields. Subfields 22 are shown a spaced distance from the perimeter of the print field 20 merely for clarification. Similarly, the subfields 22 are shown a spaced distance from one another merely for clarification. In an embodiment, subfields 22 may abut one another. Each subfield may accommodate one or more devices. The devices may or may not have similar geometries, features, and/or functions.


A first-layer geometry is created within each subfield 22. The first layer geometry includes first-layer features for one or more devices which may or may not be similar. The first layer features may have minimum feature sizes in the range of, for-example, 100 nm or smaller. Each first-layer geometry is arranged such that its features are arranged entirely within its respective subfield 22. In the embodiment shown, the first layer geometry has a centermost point which is substantially commensurate with the centermost point of the subfield. Thus, in an embodiment, each first-layer geometry is similarly arranged within its corresponding subfield. Such arrangement is in contrast to the second-layer geometries to be discussed below.



FIG. 3 illustrates the print field 20 having second-layer geometries 24 imprinted upon first-layer geometries. Each second-layer geometry is comprised of second-layer features, where at least one second-layer feature has a corresponding first-layer feature to which proper alignment is required for proper device operation. Typically, a second-layer geometry will occupy the same approximate area as its corresponding first-layer geometry. Therefore, it is noted that first-layer geometries do not necessarily extend to the perimeter of their respective subfields, as second-layer geometries may be printed entirely within their respective subfields. As used herein, first-layer or second-layer geometries may not necessarily include sacrificial diagnostic features. Such features may be created within the print field yet outside the subfields.


As shown, no two second-layer geometries are similarly arranged within their respective subfields. A centermost second-layer geometry 26 has a centermost point which is substantially commensurate with that of its respective subfield. However, each other second-layer geometry's centermost point is offset from that of its respective subfield. Further, each offset second-layer geometry has a unique offset. In an embodiment, each offset with respect to a centermost point of the subfield may be a multiple of about 25 nm. In this case, the offset multiple is therefore 25 nm. The offset multiple is a function of the capability of the lithography template-making process, system, and apparatus(es). Consequently, as template manufacturing improves, offset multiples may shrink accordingly.



FIG. 4 illustrates the arrangement of the first-layer geometries and second-layer geometries with the aid of an (x,y) axis. Central second-layer geometry 26 is arranged such that its centermost point is substantially commensurate with the origin of the axis, (0,0). The subfields are arranged in an array having ‘J’ rows and ‘K’ columns. In this case, J=K=5. However, it is not required that J=K. Each column has a width ‘w’ and each row has a height ‘h’. In this embodiment, the first-layer geometries are spaced commensurate with the subfields. Thus, the first layer geometries are not offset with respect to their respective subfields. Therefore, a center of any first-layer geometry is a horizontal distance of ‘w’ or a vertical distance of ‘h’ from any immediately laterally adjacent first-layer geometry. In the embodiment shown, ‘w’ equals ‘h’, and the centers of the first-layer geometries are equally spaced one from the next.


As more clearly illustrated by FIG. 5, the centers of the second-layer geometries are also equally spaced. However, the spacing of the second-layer geometries are not equal to the spacing of the first-layer geometries. The columns of the second-layer geometries have a width ‘w+Δw’, and the rows have a height ‘h+Δh’. It is noted that the offset multiples, Δw and Δh, may be any non-zero number. For example, the offset multiples shown in FIG. 5 are negative. In an embodiment, a centermost subfield is imprinted with geometries having no offset with respect to the centermost subfield, and geometries imprinted on remaining subfields have (x,y) offsets equivalent to the product of the respective offset multiples, (Δw,Δh), and the number of rows and columns from the centermost subfield. As an example, second-layer geometry 30 is one column, zero rows from the centermost subfield. Hence, the offset of second-layer geometry 30 is (Δw, 0).


While preferred embodiments of the instant invention have been described in detail, it should be apparent that modifications and variations thereto are possible, all of which fall within the true spirit and scope of the invention. With respect to the above description then, it is to be realized that the optimum dimensional relationships for the parts of the invention, to include variations in size, materials, shape, form, function and manner of operation, assembly and use, are deemed readily apparent and obvious to one skilled in the art, and all equivalent relationships to those illustrated in the drawings and described in the specification are intended to be encompassed by the present invention. As described above, a single wafer substrate is contemplated. However, it is recognized that the invention herein described may be employed with any number of lithography applications.


Additionally, although the designations first-layer and second-layer are used, it is understood that the terminology is not intended to be limiting. That is, although in an embodiment the first-layer may precede the second-layer, the first-layer does not necessarily immediately precede the second layer. Further, in an embodiment, the described second-layer having at least one offset second-layer geometry may actually precede the first-layer geometry having no offset geometries. That is, a layer having offsets with respect to the subfields may be printed prior to a layer having no such offsets. Further, both layers may have offsets. That is, there may be no layer having no offset geometries with respect to the respective subfields. Furthermore, the instant invention is not limited to 2 layers. Three or more layers may be employed without deviating from the intents and purposes of the instant invention. Consequently, a subfield may itself be comprised of subfields, or sub-subfields. Such sub-subfields may or may not comprise entire devices.


Further, the number of subfields which comprise a print field may not be constant, even within a single wafer. Maximum print field size is lithography system dependent. Therefore, the print field size may vary within a single wafer in those cases where processing is performed by multiple lithographic systems, each having a distinct print field size. Thus, the print field size may vary from one processing layer to another. Each print field may be comprised of multiple subfields, where each subfield accommodates one or more devices, and each subfield may be comprised multiple sub-subfields which may or may not accommodate whole devices and which may or may not include offset geometries.


However, whole print fields typically have an integral number of devices. Yet, partial print fields may be imprinted or patterned by the lithography system, particularly around a perimeter of the substrate. It is possible for a partial print field to produce yielding devices in those instances where a print field accommodates multiple devices. In the instances where a print field accommodates only a single device, partial print fields may also be imaged or patterned although no possibility of a yielding device exists. For example, such wafer edge processing may be advantageous in terms of, for example, layer uniformity and wafer planarity.


Although improving alignment registration for features less than about 100 nm has been described, it should be appreciated that the invention herein described is also suitable for improving alignment registration for any size features as may be required in the fabrication of, for example, an integrated circuit. Thus, as patterning resolution improves, the methods, systems, and templates described herein may continue to aid in improve lithographic alignment. Further, applications for the instant invention may exist in the manufacture of devices having features much larger than about 100 nm.


Therefore, the foregoing is considered as illustrative only of the principles of the invention. Further, since numerous modifications and changes will readily occur to those skilled in the art, it is not desired to limit the invention to the exact construction and operation shown and described, and accordingly, all suitable modifications and equivalents may be resorted to, falling within the scope of the invention.

Claims
  • 1. A method of improving alignment between subsequent imprinted device layers within a subfield to provide at least one functional device within the subfield, the method comprising steps of: a) establishing an x,y grid such that a centermost point of a subfield arranged within a central region has (x,y) coordinates (0,0);b) establishing an array comprising N subfields arranged in J rows and K columns, wherein each column has a width ‘w’, and wherein each row has a height ‘h’, and wherein a device is arranged entirely within a single subfield;c) imprinting a first layer of polymerizable material using a first lithographic template to form at least one feature, wherein the first layer comprises an array of N first-layer geometries, wherein a centermost point of a central first-layer geometry has (x,y) coordinates (0,0), wherein a centermost point of each first-layer geometry is commensurate with a centermost point of its respective subfield, and each centermost point of a first-layer geometry is a spaced distance ‘w’ from a centermost point of an immediately laterally adjacent first-layer geometry, and wherein a each centermost point of a first-layer geometry is a spaced distance ‘h’ from a centermost point of an immediately vertically adjacent first-layer geometry; andd) imprinting a second successive layer of polymerizable material using a second lithographic template to form at least one feature, where the second layer comprises an array of N second-layer geometries, wherein each second-layer geometry has a corresponding first-layer geometry, wherein a centermost point of a central second-layer geometry has (x,y) coordinates (0,0), wherein each centermost point of a second-layer geometry is a spaced distance ‘w+Δw’ from a centermost point of an immediately laterally adjacent second-layer geometry, and wherein each centermost point of a second-layer geometry is a spaced distance ‘h +Δh’ from a centermost point of an immediately vertically adjacent first-layer geometry, wherein Δw is not equal to zero, and wherein Δh is not equal to zero.
  • 2. The method as recited in claim 1, wherein Δh equals Δw.
  • 3. The method as recited in claim 1, wherein ‘h’ equals ‘w’.
US Referenced Citations (329)
Number Name Date Kind
3577593 Jackson May 1971 A
3677178 Gipe Jul 1972 A
3783520 King Jan 1974 A
4070116 Frosch et al. Jan 1978 A
4201800 Alcorn et al. May 1980 A
4202681 McMaster et al. May 1980 A
4256829 Daniel Mar 1981 A
4326805 Feldman et al. Apr 1982 A
4356018 McMaster Oct 1982 A
4444801 Hongo et al. Apr 1984 A
4487623 Claassen et al. Dec 1984 A
4512848 Deckman et al. Apr 1985 A
4600309 Fay Jul 1986 A
4707611 Southwell Nov 1987 A
4722878 Watakabe et al. Feb 1988 A
4724222 Feldman Feb 1988 A
4731155 Napoli et al. Mar 1988 A
4776695 van Pham et al. Oct 1988 A
4848911 Uchida et al. Jul 1989 A
4865639 Kudo Sep 1989 A
4877437 Nitschke Oct 1989 A
4887283 Hosno Dec 1989 A
4897228 Miwa et al. Jan 1990 A
4929083 Brunner May 1990 A
4959252 Bonnebat et al. Sep 1990 A
4964145 Maldonado Oct 1990 A
5016691 Bernier May 1991 A
5028366 Harakal et al. Jul 1991 A
5072126 Progler Dec 1991 A
5074667 Miyatake Dec 1991 A
5110514 Soane May 1992 A
5148036 Matsugu et al. Sep 1992 A
5148037 Suda et al. Sep 1992 A
5151754 Ishibashi et al. Sep 1992 A
5155749 DiMilia et al. Oct 1992 A
5160402 Cheng Nov 1992 A
5171490 Fudim Dec 1992 A
5179863 Uchida et al. Jan 1993 A
5204739 Domenicali Apr 1993 A
5206983 Guckel et al. May 1993 A
5218193 Miyatake Jun 1993 A
5235400 Terasawa et al. Aug 1993 A
5240550 Boehnke et al. Aug 1993 A
5259926 Kuwabara et al. Nov 1993 A
5270222 Moslehi Dec 1993 A
5280437 Corliss Jan 1994 A
5331371 Mori et al. Jul 1994 A
5331407 Doi et al. Jul 1994 A
5335066 Yamada et al. Aug 1994 A
5348616 Hartman et al. Sep 1994 A
5355219 Araki et al. Oct 1994 A
5362940 MacDonald et al. Nov 1994 A
5371822 Horwitz et al. Dec 1994 A
5386119 Ledger Jan 1995 A
5403433 Morrison et al. Apr 1995 A
5414514 Smith et al. May 1995 A
5425848 Haisma et al. Jun 1995 A
5452090 Progler et al. Sep 1995 A
5477058 Sato Dec 1995 A
5480047 Tanigawa et al. Jan 1996 A
5493401 Horie et al. Feb 1996 A
5504793 Chen Apr 1996 A
5508527 Kuroda et al. Apr 1996 A
5512131 Kumar et al. Apr 1996 A
5545367 Bae et al. Aug 1996 A
5563684 Stagaman Oct 1996 A
5563702 Emery et al. Oct 1996 A
5565114 Saito et al. Oct 1996 A
5601641 Stephens Feb 1997 A
5625193 Broude et al. Apr 1997 A
5633505 Chung et al. May 1997 A
5669303 Maracas et al. Sep 1997 A
5686993 Kokubo et al. Nov 1997 A
5694207 Hung et al. Dec 1997 A
5719495 Moslehi Feb 1998 A
5724145 Kondo et al. Mar 1998 A
5726548 Chiba et al. Mar 1998 A
5737064 Inoue et al. Apr 1998 A
5740699 Ballantyne et al. Apr 1998 A
5772905 Chou Jun 1998 A
5774574 Hoki Jun 1998 A
5776748 Singhvi et al. Jul 1998 A
5785918 Hull Jul 1998 A
5802914 Fassler et al. Sep 1998 A
5804017 Hector Sep 1998 A
5808742 Everett et al. Sep 1998 A
5812629 Clauser Sep 1998 A
5817376 Everaerts et al. Oct 1998 A
5820769 Chou Oct 1998 A
5837892 Cavallaro et al. Nov 1998 A
5849209 Kindt-Larsen et al. Dec 1998 A
5849222 Jen et al. Dec 1998 A
5853446 Carre et al. Dec 1998 A
5858580 Wang et al. Jan 1999 A
5876550 Feygin et al. Mar 1999 A
5877032 Guinn et al. Mar 1999 A
5877036 Kawai Mar 1999 A
5877861 Ausschnitt et al. Mar 1999 A
5885472 Miyazaki et al. Mar 1999 A
5885514 Tensor Mar 1999 A
5888650 Calhoun et al. Mar 1999 A
5937758 Maracas et al. Aug 1999 A
5948470 Harrison et al. Sep 1999 A
5952127 Yamanaka Sep 1999 A
5956216 Chou Sep 1999 A
5974150 Kaish et al. Oct 1999 A
5999245 Suzuki Dec 1999 A
6016696 Bair et al. Jan 2000 A
6019166 Viswanath et al. Feb 2000 A
6032549 Tokio et al. Mar 2000 A
6038280 Rossiger et al. Mar 2000 A
6046056 Parce et al. Apr 2000 A
6049373 Miyatake Apr 2000 A
6051179 Hagenau Apr 2000 A
6051345 Huang Apr 2000 A
6052183 Lee Apr 2000 A
6068783 Szetsen May 2000 A
6074827 Nelson et al. Jun 2000 A
6081334 Grimbergen et al. Jun 2000 A
6088103 Everett et al. Jul 2000 A
6091485 Li et al. Jul 2000 A
6112588 Cavallaro et al. Sep 2000 A
6117708 Wensel Sep 2000 A
6128085 Buermann et al. Oct 2000 A
6133576 Shafer et al. Oct 2000 A
6137562 Masuyuki et al. Oct 2000 A
6150231 Muller et al. Nov 2000 A
6153886 Hagiwara et al. Nov 2000 A
6165911 Calveley Dec 2000 A
6190929 Wang et al. Feb 2001 B1
6204922 Chalmers Mar 2001 B1
6218316 Marsh Apr 2001 B1
6245581 Bonser et al. Jun 2001 B1
6251207 Schultz et al. Jun 2001 B1
6261469 Zakhidov et al. Jul 2001 B1
6274294 Hines Aug 2001 B1
6278519 Rosencwaig et al. Aug 2001 B1
6278809 Johnson et al. Aug 2001 B1
6285439 Miyatake Sep 2001 B1
6295120 Miyatake Sep 2001 B1
6297880 Rosencwaig et al. Oct 2001 B1
6304326 Aspnes et al. Oct 2001 B1
6305925 Cassani Oct 2001 B1
6309580 Chou Oct 2001 B1
6309957 Tu Oct 2001 B1
6316290 Wensel Nov 2001 B1
6326627 Putvinski et al. Dec 2001 B1
6334960 Willson et al. Jan 2002 B1
6348999 Summersgill et al. Feb 2002 B1
6355198 Kim et al. Mar 2002 B1
6383888 Stirton May 2002 B1
6387787 Mancini et al. May 2002 B1
6388755 Zhao May 2002 B1
6391217 Schaffer et al. May 2002 B2
6399406 Chan et al. Jun 2002 B2
6420892 Krivy et al. Jul 2002 B1
6446933 Westmoreland Sep 2002 B1
6482742 Chou Nov 2002 B1
6489068 Kye Dec 2002 B1
6498640 Ziger Dec 2002 B1
6517977 Resnick et al. Feb 2003 B2
6517995 Jacobson et al. Feb 2003 B1
6518189 Chou Feb 2003 B1
6522411 Moon et al. Feb 2003 B1
6561706 Singh et al. May 2003 B2
6575676 Wang et al. Jun 2003 B2
6580172 Mancini et al. Jun 2003 B2
6580505 Bareket Jun 2003 B1
6603538 Oluseyi et al. Aug 2003 B1
6605849 Lutwak et al. Aug 2003 B1
6607173 Westmoreland Aug 2003 B2
6621960 Wang et al. Sep 2003 B2
6630410 Trapp et al. Oct 2003 B2
6633391 Oluseyi et al. Oct 2003 B1
6636311 Ina et al. Oct 2003 B1
6646662 Nebashi et al. Nov 2003 B1
6664026 Nguyen et al. Dec 2003 B2
6665119 Kurtz et al. Dec 2003 B1
6678038 Binnard Jan 2004 B2
6696220 Bailey et al. Feb 2004 B2
6713238 Chou et al. Mar 2004 B1
6716754 Hofmann et al. Apr 2004 B2
6743368 Lee Jun 2004 B2
6746319 Tada et al. Jun 2004 B2
6753131 Rogers et al. Jun 2004 B1
6753972 Hirose et al. Jun 2004 B1
6770852 Stegner Aug 2004 B1
6771374 Rangarajan et al. Aug 2004 B1
6776094 Whitesides et al. Aug 2004 B1
6780001 Eldridge et al. Aug 2004 B2
6791669 Poon Sep 2004 B2
6808344 Chen Oct 2004 B2
6808646 Jeans Oct 2004 B1
6809356 Chou Oct 2004 B2
6819426 Sezginer et al. Nov 2004 B2
6828244 Chou Dec 2004 B2
6842229 Sreenivasan et al. Jan 2005 B2
6849558 Schaper Feb 2005 B2
6852358 Chen et al. Feb 2005 B1
6852454 Mancini et al. Feb 2005 B2
6871558 Choi et al. Mar 2005 B2
6873087 Choi et al. Mar 2005 B1
6878985 Arai et al. Apr 2005 B2
6890688 Mancini et al. May 2005 B2
6900881 Sreenivasan et al. May 2005 B2
6902853 Sreenivasan et al. Jun 2005 B2
6908861 Sreenivasan et al. Jun 2005 B2
6916584 Sreenivasan et al. Jul 2005 B2
6916585 Sreenivasan et al. Jul 2005 B2
6919152 Sreenivasan et al. Jul 2005 B2
6921615 Sreenivasan et al. Jul 2005 B2
6922906 Choi et al. Aug 2005 B2
6929762 Rubin Aug 2005 B2
6932934 Choi et al. Aug 2005 B2
6946360 Chou Sep 2005 B2
6954275 Choi et al. Oct 2005 B2
6955767 Chen Oct 2005 B2
6964793 Willson et al. Nov 2005 B2
6986975 Sreenivasan et al. Jan 2006 B2
7027156 Watts et al. Apr 2006 B2
7037639 Voisin May 2006 B2
7070405 Sreenivasan et al. Jul 2006 B2
7077992 Sreenivasan et al. Jul 2006 B2
7098572 Choi et al. Aug 2006 B2
7117583 Dinan et al. Oct 2006 B2
7122482 Xu et al. Oct 2006 B2
7128875 Cubicciotti Oct 2006 B2
7136150 Sreenivasan et al. Nov 2006 B2
7140861 Watts et al. Nov 2006 B2
7179079 Sreenivasan et al. Feb 2007 B2
7186483 Sreenivasan et al. Mar 2007 B2
7229273 Bailey et al. Jun 2007 B2
7279113 Watts et al. Oct 2007 B2
20010023042 Dirksen et al. Sep 2001 A1
20020018190 Nogawa et al. Feb 2002 A1
20020042027 Chou et al. Apr 2002 A1
20020069525 Hada et al. Jun 2002 A1
20020093122 Choi et al. Jul 2002 A1
20021168578 Wang et al. Aug 2002
20020122993 Katakura Sep 2002 A1
20020132482 Chou Sep 2002 A1
20020135099 Robinson et al. Sep 2002 A1
20020150398 Choi et al. Oct 2002 A1
20020159918 Tseng et al. Oct 2002 A1
20020167117 Chou Nov 2002 A1
20020170880 Chen Nov 2002 A1
20020175298 Moniwa et al. Nov 2002 A1
20020177319 Chou Nov 2002 A1
20030025895 Binnard Feb 2003 A1
20030034329 Chou Feb 2003 A1
20030062334 Lee et al. Apr 2003 A1
20030080471 Chou May 2003 A1
20030080472 Chou May 2003 A1
20030081193 White et al. May 2003 A1
20030092261 Kondo et al. May 2003 A1
20030112421 Smith Jun 2003 A1
20030113638 Mancini et al. Jun 2003 A1
20030133126 Sarfaty et al. Jul 2003 A1
20030137494 Tulbert Jul 2003 A1
20030174435 Dinan et al. Sep 2003 A1
20030179354 Araki et al. Sep 2003 A1
20030180631 Shiota et al. Sep 2003 A1
20030186140 Fries Oct 2003 A1
20030205657 Voisin Nov 2003 A1
20030205658 Voisin Nov 2003 A1
20030224262 Lof et al. Dec 2003 A1
20030232252 Mancini et al. Dec 2003 A1
20040007799 Choi et al. Jan 2004 A1
20040008334 Sreenivasan et al. Jan 2004 A1
20040009673 Sreenivasan et al. Jan 2004 A1
20040021254 Sreenivasan et al. Feb 2004 A1
20040021866 Watts et al. Feb 2004 A1
20040022888 Sreenivasan et al. Feb 2004 A1
20040033515 Cao et al. Feb 2004 A1
20040036201 Chou et al. Feb 2004 A1
20040046288 Chou Mar 2004 A1
20040110856 Young et al. Jun 2004 A1
20040112861 Choi et al. Jun 2004 A1
20040118809 Chou et al. Jun 2004 A1
20040124566 Sreenivasan et al. Jul 2004 A1
20040131718 Chou et al. Jul 2004 A1
20040137734 Chou et al. Jul 2004 A1
20040141163 Bailey et al. Jul 2004 A1
20040146792 Nimmakayala et al. Jul 2004 A1
20040150129 Hougham et al. Aug 2004 A1
20040156108 Chou et al. Aug 2004 A1
20040163563 Sreenivasan et al. Aug 2004 A1
20040168586 Bailey et al. Sep 2004 A1
20040189994 Sreenivasan et al. Sep 2004 A1
20040189996 Sreenivasan et al. Sep 2004 A1
20040192041 Jeong et al. Sep 2004 A1
20040197843 Chou et al. Oct 2004 A1
20040202865 Homola et al. Oct 2004 A1
20040209177 Sreenivasan et al. Oct 2004 A1
20040219246 Jeans Nov 2004 A1
20040223131 Choi et al. Nov 2004 A1
20040223883 Choi et al. Nov 2004 A1
20040250945 Zheng et al. Dec 2004 A1
20050006343 Choi et al. Jan 2005 A1
20050028618 Choi et al. Feb 2005 A1
20050037143 Chou et al. Feb 2005 A1
20050051698 Sreenivasan et al. Mar 2005 A1
20050051742 Shiraishi Mar 2005 A1
20050064344 Bailey et al. Mar 2005 A1
20050067379 Sreenivasan et al. Mar 2005 A1
20050084804 Truskett et al. Apr 2005 A1
20050098534 Sreenivasan et al. May 2005 A1
20050100830 Xu et al. May 2005 A1
20050158637 Kim et al. Jul 2005 A1
20050184436 Jeong et al. Aug 2005 A1
20050230882 Watts et al. Oct 2005 A1
20050271955 Cherala et al. Dec 2005 A1
20050274219 Choi et al. Dec 2005 A1
20050275251 Choi et al. Dec 2005 A1
20050275311 Choi et al. Dec 2005 A1
20060005657 Choi et al. Jan 2006 A1
20060032437 McMackin et al. Feb 2006 A1
20060062867 Choi et al. Mar 2006 A1
20060076717 Sreenivasan et al. Apr 2006 A1
20060077374 Sreenivasan et al. Apr 2006 A1
20060114450 Nimmakayala et al. Jun 2006 A1
20060115999 Sreenivasan et al. Jun 2006 A1
20060126058 Nimmakayala et al. Jun 2006 A1
20060158651 Watts et al. Jul 2006 A1
20060172031 Babbs et al. Aug 2006 A1
20060177535 McMackin et al. Aug 2006 A1
20060266916 Miller et al. Nov 2006 A1
20070026542 Sreenivasan et al. Feb 2007 A1
20070122942 Sreenivasan et al. May 2007 A1
Foreign Referenced Citations (39)
Number Date Country
1442757 Sep 2003 CN
0298425 Oct 1992 EP
0411032 May 1994 EP
0581620 Feb 1998 EP
0974458 Dec 2001 EP
0839769 Jan 2002 EP
0872456 Jan 2002 EP
1460738 Sep 2004 EP
494877 Nov 1938 GB
1139808 Jan 1969 GB
55-88332 Jul 1980 JP
57-7931 Jan 1982 JP
61-40845 Feb 1986 JP
63-138730 Jun 1988 JP
63-165118 Jul 1988 JP
1-196749 Aug 1989 JP
1-234213 Sep 1989 JP
02-24848 Jan 1990 JP
2-063803 Mar 1990 JP
02-92603 Apr 1990 JP
02192045 Jul 1990 JP
2-248480 Oct 1990 JP
3-90345 Apr 1991 JP
9-278490 Oct 1997 JP
11-060255 Mar 1999 JP
2005-2677380 Sep 2005 JP
2006-315207 Nov 2006 JP
WO 8702935 May 1987 WO
WO 9905724 Feb 1999 WO
WO 0021689 Apr 2000 WO
WO 0147003 Jun 2001 WO
WO 0190816 Nov 2001 WO
WO 0207199 Jan 2002 WO
WO 0222916 Mar 2002 WO
WO 02064519 Aug 2002 WO
WO 03010289 Feb 2003 WO
WO 03079416 Sep 2003 WO
WO 03099536 Dec 2003 WO
WO 2004114016 Dec 2004 WO
Related Publications (1)
Number Date Country
20060019183 A1 Jan 2006 US