Claims
- 1. A method of fabricating antifuses and standard contacts in an integrated circuit, comprising
- forming first silicon dioxide layer on a semiconductor substrate;
- forming a polysilicon layer over said first silicon dioxide layer;
- forming a metal silicide layer over said polysilicon layer;
- defining said polysilicon layer and said metal silicide layer to form a first conducting line;
- depositing a second silicon dioxide layer over said semiconductor substrate and said first conducting line;
- forming contact holes in said second silicon dioxide layer to expose portions of said first conducting line;
- forming a third silicon dioxide layer in said contact holes;
- removing said third silicon dioxide layer in said contact holes where antifuses are to be located;
- depositing an amorphous silicon layer;
- defining said amorphous silicon layer so that portions of said amorphous silicon layer cover said contact holes where antifuses are to be located;
- removing said third silicon dioxide layer in said contact holes where standard contacts are to be formed;
- depositing a barrier metal layer;
- depositing an aluminum alloy layer; and
- defining said barrier metal and aluminum alloy layers to form a second conducting line;
- whereby antifuses are formed in said contact holes covered by said amorphous silicon layer portions and standard contacts are formed in said contact holes not covered by said amorphous silicon layer portions.
- 2. The method of claim 1 wherein said metal silicide layer comprises a metal from the group consisting of cobalt, titanium, tugngsten, molybdenum and tantalum.
- 3. The method of claim 2 wherein said metal silicide layer comprises tungsten silicide.
- 4. The method of claim 1 wherein said barrier metal layer comprises titanium from the group consisting of titanium-tungsten, titanium nitride, and a dual layer of titanium and titanium nitride.
- 5. The method of claim 4 wherein said barrier metal layer comprises TiW.
- 6. The method of claim 1 wherein said amorphous silicon layer depositing step is performed by low pressure chemical vapor deposition at a temperature of approximately 540 degrees Centigrade.
- 7. The method of claim 1 wherein said amorphous silicon layer depositing step is performed by plasma-enhanced chemical vapor deposition at a temperature in the range of 300-400.degree. C.
- 8. The method of claim 7 wherein said amorphous silicon layer depositing step comprises running a mixture of argon and 5-10% silane through a process chamber.
- 9. The method of claim 8 wherein said mixture running step comprises running argon at a flow rates of 4000 sccm and running silane at a flow rate of 200-400 sccm.
- 10. The method of claim 7 wherein said amorphous silicon layer depositing step is performed by plasma-enhanced chemical vapor deposition at a pressure in the range of 2-6 Torr.
- 11. The method of claim 1 wherein said contact hole forming step includes forming contact holes in said second silicon dioxide layer to expose portions of said semiconductor substrate so that said second conducting line contacts said semiconductor substrate.
- 12. The method of claim 1 wherein said third silicon dioxide layer is at about 200 Angstroms and greater.
Parent Case Info
This patent application is a continuation-in-part of U.S. Pat. No. 07/672,501, filed Mar. 20, l991., now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
56-124233 |
Sep 1981 |
JPX |
2038552 |
Jul 1980 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Wolf et al. "Silicon Processing for the VLSI Era" published by Lathz Press, 1986, vol. 1, pp. 394-405. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
672501 |
Mar 1991 |
|