Claims
- 1. A semiconductor device, comprising:a substrate; a layer of silicon nitride on the substrate; a layer of graded silicon oxynitride on the silicon nitride; and a layer of silicon oxide on the graded silicon oxynitride.
- 2. A semiconductor device as in claim 1, further including metal portions filling openings within the silicon nitride, the graded silicon oxynitride and the silicon oxide.
- 3. A semiconductor device as in claim 2, wherein the metal includes copper.
- 4. A metallization semiconductor device, comprising:a semiconductor wafer substrate; a transistor structure disposed on the substrate; a first dielectric layer disposed above the transistor structure; a metal-filled contact hole in the first dielectric layer; a second dielectric layer disposed directly above the first dielectric layer; a first metallization surrounded by the second dielectric layer; an etch stop disposed directly above the second dielectric layer and the first metallization; a first layer of graded silicon oxynitride disposed on the etch stop; and a third dielectric layer disposed on the first layer of graded silicon oxynitride.
- 5. The metallization semiconductor device as in claim 4, wherein the first etch stop is a silicon nitride film in a thickness range from about 400 Angstroms to about 5,000 Angstroms.
- 6. The metallization semiconductor device as in claim 4, wherein the first layer of graded silicon oxynitride has a thickness in a range from about 300 Angstroms to about 2,000 Angstroms.
- 7. The metallization semiconductor device as in claim 4, wherein the first layer of graded silicon oxynitride contains about zero percentage of oxygen at an interface with the first etch stop.
- 8. The metallization semiconductor device as in claim 4, wherein the first layer of graded silicon oxynitride contains oxygen at an interface with the third dielectric layer in a range from about 50% to about 70%.
- 9. The metallization semiconductor device as in claim 4, wherein the first layer of graded silicon oxynitride contains oxygen at an interface with the third dielectric layer of about 60%.
- 10. The metallization semiconductor device as in claim 4, wherein the first dielectric layer comprises silicon oxide in a thickness from about 1 micron to about 2 microns.
- 11. The metallization semiconductor device as in claim 4, wherein the a metal-filled contact hole in the first dielectric layer comprises a metal selected from tungsten, aluminum, or copper.
- 12. The metallization semiconductor device as in claim 4, wherein the second dielectric layer comprises fluorinated silicon oxide.
- 13. The metallization semiconductor device as in claim 4, wherein the second dielectric layer has a thickness in a range from about 5,000 Angstroms to about 1 micron.
- 14. The metallization semiconductor device as in claim 4, wherein the third dielectric layer comprises fluorinated silicon oxide.
- 15. The metallization semiconductor device as in claim 4, wherein the first layer of graded silicon oxynitride is in a thickness range from about 300 Angstroms to about 2,000 Angstroms.
- 16. The metallization semiconductor device as in claim 4, wherein the third dielectric layer is in a thickness range from about 5,000 Angstroms to about 3 microns.
- 17. The metallization semiconductor device as in claim 4, further comprising:a second metallization surrounded by the third dielectric layer; a second etch stop disposed directly above the third dielectric layer; a second graded silicon oxynitride layer disposed directly above the second etch stop; a fourth dielectric layer disposed directly above the second graded silicon oxynitride layer; and a third metallization surrounded by the fourth dielectric layer.
- 18. The metallization semiconductor device as in claim 16, wherein the second etch stop is silicon nitride in a thickness range from about 400 Angstroms to about 5,000 Angstroms.
- 19. A stacked film comprising:a semiconductor wafer substrate; a transistor structure disposed on the substrate; a first dielectric layer disposed above the transistor structure; a metal-filled contact hole in the first dielectric layer; a second dielectric layer disposed directly above the first dielectric layer; a first metallization surrounded by the second dielectric layer; first silicon nitride etch stop disposed directly above the second dielectric layer and the first metallization; a first layer of graded silicon oxynitride disposed on the etch stop; a third dielectric layer disposed on the first layer of graded silicon oxynitride; a second metallization surrounded by the third dielectric layer; a second silicon nitride etch stop disposed directly above the third dielectric layer; a second graded silicon oxynitride layer disposed directly above the second etch stop; a fourth dielectric layer disposed directly above the second graded silicon oxynitride layer; and a third metallization surrounded by the fourth dielectric layer.
- 20. The stacked film as in claim 19, wherein the second dielectric layer has a dielectric constant that is lower than that of pure silicon dioxide.
- 21. The stacked film as in claim 4, wherein the third dielectric layer has a dielectric constant that is lower than that of pure silicon dioxide.
Parent Case Info
This is a divisional of U.S. patent application Ser. No. 09/223,197, filed on Dec. 30, 1998 now U.S. Pat. No. 6,255,233.
US Referenced Citations (18)
Foreign Referenced Citations (2)
Number |
Date |
Country |
WO 8302199 |
Jun 1983 |
WO |
WO 8302199 |
Jun 1983 |
WO |