Claims
- 1. A semiconductor subassembly comprising a plurality of discrete semiconductor devices each having a plurality of input and output terminals, each semiconductor device being responsive to at least one common input signal to be applied to a plurality of the semiconductor devices, the improvement comprising:
- redriver means being an integral part of a first one of said discrete semiconductor devices, each redriver means being responsive to said at least one common input signal applied to said subassembly for providing a redriver output signal to a redriver output terminal of said first one of said discrete semiconductor devices, and
- means for connecting said redriver output terminal to an input terminal of at least one of said plurality of said semiconductor devices, including said first one of said semiconductor devices.
- 2. The semiconductor subassembly of claim 1 wherein said subassembly includes at least one semiconductor memory module.
- 3. The semiconductor subassembly of claim 2 wherein said semiconductor memory module comprises at least tow semiconductor memory devices.
- 4. The semiconductor subassembly of claim 1 wherein at least one of said semiconductor devices comprises a semiconductor memory device.
- 5. A semiconductor memory assembly comprising a plurality of memory modules, each memory module having a plurality of input terminals, each memory module being responsive to a plurality of input signals, at least one of said input signals is to be provided to all of said memory modules, the improvement comprising:
- a plurality of redriver circuit means, each being an integral part of a different memory module, at least one of said redriver circuit means being responsive to said one of said plurality of input signals applied to said assembly for generating output signals to be provided to an input terminal of each of said memory modules, including the memory module with which said redriver circuit means is an integral part.
Parent Case Info
This is a continuation of copending application Ser. No. 07/457,470 filed on Dec. 27, 1989 now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 5694187 |
Jun 1983 |
JPX |
Non-Patent Literature Citations (2)
| Entry |
| IBM Technical Disclosure Bulletin, vol. 26, No. 10A, Mar. 1984, pp. 5147-5152, "Extended Data Bus with Direction and Enable Control Features" H. C. Lin et al. |
| IBM Technical Disclosure Bulletin, vol. 32, No. 7, Dec. 1989, pp. 454-455, "5-Volt Signal Level Shifter in a 3-Volt CMOS Circuit". |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
457470 |
Dec 1989 |
|