Claims
- 1. A semiconductor die comprising:
a lower test structure formed in a lower conductive layer of the semiconductor die, the lower test structure having a first end and a second end, wherein the first end is coupled to a predetermined voltage level; an insulating layer formed over the lower conductive layer; an upper test structure formed in an upper conductive layer of the semiconductor die, the upper test structure being coupled with the second end of the lower test structure, the upper conductive layer being formed over the insulating layer.
- 2. The semiconductor die of claim 1 wherein the first end of the lower test structure is coupled to ground.
- 3. The semiconductor die of claim 2 further comprising:
a substrate; and a first via coupled between the first end of the lower test structure and the substrate.
- 4. The semiconductor die of claim 1 wherein the lower test structure is an extended conductive line.
- 5. The semiconductor die of claim 1 wherein the upper test structure is a voltage contrast element.
- 6. The semiconductor die of claim 1 wherein the upper test structure is coupled with the lower second end of the lower test structure through a plurality of vias within a plurality of insulating layers that are positioned between the lower and upper conductive layers and through a plurality of intervening test structures formed in a plurality of intervening conductive layers positioned between the upper and lower conductive layers.
- 7. The semiconductor die of claim 6 further comprising a second upper test structure formed in the upper conductive layer, the second upper test structure being designed to be floating with respect to the first upper test structure, wherein an end of the second upper test structure is near the first upper test structure so that the first and second upper test structures fit within a single swath of a charged beam.
- 8. The semiconductor die of claim 7 wherein the second upper test structure is also coupled to a second lower test structure formed within a one of the intervening conductive layers, the second lower test structure being electrically floating.
- 9. The semiconductor die of claim 8 wherein the second upper test structure is coupled with the second lower test structure through a plurality of vias spaced over the length of the second lower test structure.
- 10. A method of testing a semiconductor die, the semiconductor die having a substrate, a first metal layer and a second metal layer formed over the first metal layer, the method comprising:
a. forming a first metal test structure in the first metal layer of the semiconductor die such that the first metal test structure has a first electrical connection; b. forming a second metal test structure in the second metal layer of the semiconductor die such that the second metal test structure has a second electrical connection to the first metal test structure, wherein the second electrical connection is formed at a distance from the first electrical connection; and c. determining whether the first metal test structure is intact between the first electrical connection and the second electrical connection by evaluating the extent electrical current can pass from the second metal test structure to the first connection.
- 11. A method as recited in claim 10 wherein the second metal test structure, except for the second electrical connection, is floating.
- 12. A method as recited in claim 11 further comprising forming a damascene oxide between the second electrical connection and the rest of the second metal test structure.
- 13. The method of claim 10 wherein each of the first electrical connection and the second electrical connection comprises a via.
- 14. The method of claim 10 wherein the first metal test structure is an extended metal line between the first electrical connection and the second electrical connection.
- 15. The method of claim 10 wherein step c comprises scanning the second metal test structure with an electron beam.
- 16. The method of claim 10 wherein the first electrical connection couples the first metal test structure to the substrate.
- 17. A method of fabricating a test structure, comprising:
forming a voltage contrast test structure element; forming at least one nonconductive layer over at least a portion of the test structure element; and forming at least one conductive element within the nonconductive layer, wherein the conductive element is electrically coupled with voltage contrast test structure.
- 18. The method of claim 17, wherein the nonconductive layer prevents voltage contrast testing of the covered portion of the voltage contrast test structure except through the conductive element.
- 19. The method of claim 17, wherein the conductive element comprises a conductive plug.
- 20. The method of claim 17, wherein the conductive element is comprised of a plurality of stacked conductive plugs.
- 21. The method of claim 17, further comprising exposing the conductive element to an incident beam, and voltage contrast testing the portion of the voltage contrast test structure.
- 22. The method of claim 21, wherein the conductive element is used to assist in locating a defect buried below the nonconductive layer.
- 23. A method of verifying quality of a product, comprising:
obtaining data concerning product quality that was produced by subjecting voltage contrast test structures present on the product to voltage contrast testing during manufacturing of the product; and re-inspecting at least a portion of voltage contrast structures present on the product prior to product acceptance, thereby producing additional data representing product quality.
- 24. The method of claim 23, wherein at least a portion of the data or the additional data represents expected reliability of the product.
- 25. The method of claim 23, wherein the step of re-inspecting is performed by a prospective purchaser of the product.
- 26. The method of claim 23, wherein the additional data is used to verify the accuracy of the obtained data.
- 27. The method of claim 25, wherein the additional data is used as an acceptance criterion for the product.
- 28. The method of claim 25, wherein the additional data is used to set a price for the product.
- 29. The method of claim 25, wherein the obtained data or the additional data is used to predict yield of the product.
- 30. The method of claim 23, wherein the step of re-inspecting is performed by probing the portion of voltage contrast structures.
- 31. A semiconductor die comprising:
a lower test structure element; a nonconductive layer over at least a portion of the lower test structure element; an upper test structure element at a higher level than at least a portion of the lower test structure element; and a conductive element within the nonconductive layer, wherein the conductive element is electrically coupled with the lower test structure element and the upper test structure element.
- 32. A semiconductor die as recited in claim 31 further comprising a plurality of lower test structure elements and a plurality of upper test structure elements, wherein the lower test structure elements are formed within a same first conductive layer and the upper test structure elements are formed within a same second conductive layer, the upper and lower test structure elements being chained together by a plurality of conductive elements within the nonconductive layer.
- 33. The semiconductor die of claim 31 wherein each of the conductive elements comprises a via.
- 34. The semiconductor die of claim 33 wherein the via of at least one of the conductive elements is a redundant via.
- 35. The semiconductor die of claim 32 wherein an end of the chain is a selected one of the upper test structures.
- 36. The semiconductor die of claim 35 wherein the selected upper test structure is coupled to a predefined voltage level.
- 37. The semiconductor die of claim 32 wherein an end of the chain is a selected one of the lower test structures.
- 38. The semiconductor die of claim 37 wherein the selected lower test structure is coupled to a predefined voltage level.
- 39. A method of forming a test structure for testing for defects in a first metal layer of a semiconductor die having a substrate, the method comprising:
forming a lower test structure element; forming a nonconductive layer over at least a portion of the lower test structure element; forming an upper test structure element at a higher level than at least a portion of the lower test structure element; and forming a conductive element within the nonconductive layer, wherein the conductive element is electrically coupled with the lower test structure element and the upper test structure element.
- 40. The method of claim 39 further comprising performing voltage contrast on the conductive element to determine whether the lower test structure has a defect.
- 41. The method of claim 39 further comprising:
forming a plurality of lower test structure elements and a plurality of upper test structure elements, wherein the lower test structure elements are formed within a same first conductive layer and the upper test structure elements are formed within a same second conductive layer, the upper and lower test structure elements being chained together by a plurality of conductive elements within the nonconductive layer.
- 42. The method of claim 41 wherein a first end of the chain is a selected one of either the upper test structure or lower test structure, the method further comprising coupling the first end to a predefined voltage level, further comprising performing a voltage contrast inspection on a second end of the chain that is opposite the first end, the second end being coupled with a selected one of the upper test structure elements, the voltage contrast inspection being performed to determine whether there is a break within the chain of upper and lower test structures.
CROSS REFERENCE TO RELATED PATENT APPLICATION
[0001] This application claims the benefit of U.S. Provisional Application No. 60/197,505 filed on Apr. 18, 2000, the disclosure of which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60197505 |
Apr 2000 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09648212 |
Aug 2000 |
US |
Child |
10178329 |
Jun 2002 |
US |