This application is a divisional of U.S. patent application Ser. No. 08/292,649, filed Aug. 18, 1994, entitled "APPARATUS AND METHOD FOR INSTRUCTION QUEUE SCANNING" and naming Yao and Goddard as inventors, now U.S. Pat. No. 5,630,082, which is hereby incorporated herein by reference in its entirety, and which in turn is a continuation-in-part of U.S. patent application Ser. No. 08/146,383, filed Oct. 29, 1993, now abandoned.
Number | Name | Date | Kind |
---|---|---|---|
3781808 | Ahearn et al. | Dec 1973 | |
4044338 | Wolf | Aug 1977 | |
4179737 | Kim | Dec 1979 | |
4453212 | Gaither et al. | Jun 1984 | |
4502111 | Riffe et al. | Feb 1911 | |
4736288 | Shintani et al. | Apr 1988 | |
4807115 | Torng | Feb 1989 | |
4858105 | Kuriyama et al. | Aug 1989 | |
4928223 | Dao et al. | May 1990 | |
4992934 | Portanova et al. | Feb 1991 | |
5101341 | Circello et al. | Mar 1992 | |
5128888 | Tamura et al. | Jul 1992 | |
5129067 | Johnson | Jul 1992 | |
5131086 | Circello et al. | Jul 1992 | |
5136697 | Johnson | Aug 1992 | |
5155816 | Kohn | Oct 1992 | |
5155820 | Gibson | Oct 1992 | |
5185868 | Tran | Feb 1993 | |
5226126 | McFarland et al. | Jul 1993 | |
5233694 | Hotta et al. | Aug 1993 | |
5233696 | Suziki | Aug 1993 | |
5251306 | Tran | Oct 1993 | |
5337415 | DeLano et al. | Aug 1994 | |
5438668 | Coon et al. | Aug 1995 | |
5488710 | Sato et al. | Jan 1996 | |
5497496 | Ando | Mar 1996 | |
5513330 | Stiles | Apr 1996 | |
5588277 | Brown et al. | Dec 1996 | |
5632023 | White et al. | May 1997 | |
5655097 | Witt et al. | Aug 1997 |
Number | Date | Country |
---|---|---|
0380854 A3 | Aug 1990 | EPX |
0381471 A2 | Aug 1990 | EPX |
0459232 A2 | Apr 1991 | EPX |
0454985 A2 | Jun 1991 | EPX |
0454984 A2 | Jun 1991 | EPX |
0506972 A1 | Jul 1992 | EPX |
0498654 A3 | Dec 1992 | EPX |
0533337 A1 | Mar 1993 | EPX |
2263987 | Aug 1993 | GBX |
2263985 | Nov 1993 | GBX |
2281422 | Mar 1995 | GBX |
9301546 | Jan 1993 | WOX |
9320507 | Oct 1993 | WOX |
Entry |
---|
Mike Johnson, "Superscalar Microprocessor Design," (Prentice Hall series in innovative technology), 1991. |
U.S. Patent Application Serial No. 07/929,770 filed Apr. 12, 1992 entitled "Instruction Decoder and Superscalar Processor Utilizing Same" --David B. Witt and William M. Anderson. |
D.W. Anderson, F.J. Sparacio, F.M. Tomasulo, The IBM System/260 Model 91: Machine Philosophy and Instruction-handling.sup.1 , Chapter 18, Part 2 Regionsof Computer Space, Section 3 Concurrency: Single-Processor System, IBM Journal, vol. 11, Jan. 1967, pp. 276-292. |
Michael Slater, "AMD's K5 Designed to Outrun Pentium", Microprocessor Report, Oct. 24, 1994, pp. 1,6-11. |
IBM Technical Disclosure Bulletin, "System/370 Emulator Assist Processor for a Reduced Instruction Set Computer", vol. 30, No. 10, Mar. 1988, pp. 308-309. |
Shreekant S. Thakkar and William E. Hostmann, "An Instruction Pitch Unit for a Graph Reduction Machine", IEEE, .COPYRGT.1986, pp. 82-91. |
Toyohiko Yoshida, et al., "The Approach to Multiple Instruction Execution in the GMICRO.400 Processor", .COPYRGT.1991, pp. 185-195. |
Tom R. Halhill, "AMD K6 Takes on Intel P6", Byte magazine, Jan. 1996, pp. 67-68, 70, and 72. |
Number | Date | Country | |
---|---|---|---|
Parent | 292649 | Aug 1994 |
Number | Date | Country | |
---|---|---|---|
Parent | 146383 | Oct 1993 |