Claims
- 1. A semiconductor device, comprising:a substrate; a dielectric material formed over the substrate; a plurality of first conductive lines formed within the dielectric material, the first conductive lines including stack conductive lines and non-stack conductive lines; an insulating cap layer disposed over said first conductive lines and said insulating cap layer defining apertures over said stack conductive lines; a conductive cap layer deposited over said insulating cap layer so as to fill said defined apertures, said conductive cap layer then planarized down to the top surface of said insulating cap layer such that said conductive cap layer remains in said apertures over said stack conductive lines; and a magnetic material stack disposed on said conductive cap layer remaining in said aperatures.
- 2. The semiconductor device according to claim 1, wherein the insulating cap layer is amorphous.
- 3. The semiconductor device according to claim 1, wherein the insulating cap layer comprises silicon dioxide or silicon nitride.
- 4. The semiconductor device according to claim 1, wherein the insulating cap layer is about 100 to 300 Angstroms thick.
- 5. The semiconductor device according to claim 1, wherein the insulating cap layer and the conductive cap layer comprise amorphous materials.
- 6. The semiconductor device according to claim 1, wherein the insulating cap layer comprises silicon dioxide or silicon nitride and the conductive cap layer comprises TaN, Ta, TiN or a copper alloy.
- 7. The semiconductor device according to claim 1, wherein the first conductive lines have a top surface, wherein the conductive cap layer remaining in said apertures has a top surface, and wherein the conductive cap layer top surface is texturally smoother than the first conductive line top surface.
- 8. The semiconductor device according to claim 1, wherein the conductive cap layer comprises a material having a smaller grain structure than the first conductive line material.
- 9. The semiconductor device according to claim 4, wherein the remaining conductive cap layer is about 100 to 300 Angstroms thick.
- 10. The semiconductor device according to claim 1, wherein the magnetic material stacks comprise magnetic memory cells of a Magnetic Random Access Memory (MRAM) device, further comprising:a plurality of second conductive lines disposed over the magnetic memory cells, wherein each magnetic memory cell is located at an intersection of a first and second conductive line.
- 11. The semiconductor device according to claim 10, further comprising:a metallic hardmask disposed over the magnetic stacks; an insulator disposed over the insulating cap layer; and an inter-level dielectric (ILD) material disposed over the insulating cap layer, wherein the second conductive lines are formed within the ILD material.
CROSS-REFERENCE TO RELATED APPLICATIONS
The present invention is related to U.S. patent application Ser. No. 10/143,673, filed on May 10, 2002 by Low, entitled “Surface-Smoothing Conductive Layer for Semiconductor Devices with Magnetic Material Layers”, which is incorporated herein by reference.
US Referenced Citations (4)