Claims
- 1. An integrated circuit package having an internal circuit chip, said integrated circuit package comprising:
- a first terminal, formed in said integrated circuit package, being connected to a grounding line for grounding said integrated circuit package;
- a pair of first and second signal terminals, for inputting balanced signals having equal amplitudes and being opposite in phase, said pair of signal terminals being formed in said integrated circuit package and so as to be disposed adjacent to said grounding line, each signal terminal being connected to a corresponding signal line, said corresponding signal lines being disposed symmetrically to said grounding line said first terminal on opposite sides of said first terminal thereof, for inputting balanced signals having equal amplitudes and being opposite in phase; and
- means for coupling said internal circuit chip with said first terminal and said first and second pair of signal terminals, comprising:
- first bonding wire means for coupling said internal circuit chip to said first terminal; and
- second and third bonding wire means, disposed symmetrically on opposite sides of said first bonding wire means, for coupling said internal circuit chip to said first and second pair of signal terminals, respectively.
- 2. . An integrated circuit comprising:
- an integrated circuit chip;
- a first terminal, formed in said integrated circuit chip, being connected to a grounding line for grounding said integrated circuit chip; and
- a pair of first and second signal terminals, for outputting balanced signals having equal amplitudes and being opposite in phase, said pair of signal terminals being formed in said integrated circuit package and so as to be disposed adjacent to said grounding line, each signal terminal being connected to a corresponding signal line, said corresponding signal lines being disposed symmetrically to said grounding line said first terminal on opposite sides of said first terminal thereof, for outputting balanced signals having equal amplitudes and being opposite in phase.
- 3. An integrated circuit package having an internal circuit chip, said integrated circuit package comprising:
- a first terminal, formed in said integrated circuit package, being connected to a grounding line for grounding said integrated circuit package;
- a pair of first and second signal terminals, for outputting balanced signals having equal amplitudes and being opposite in phase, said pair of signal terminals being formed in said integrated circuit package and so as to be disposed adjacent to said grounding line, each signal terminal being connected to a corresponding signal line, said corresponding signal lines being disposed symmetrically to said grounding line said first terminal on opposite sides of said first terminal thereof, for outputting balanced signals having equal amplitudes and being opposite in phase; and
- means for coupling said internal circuit chip with said first terminal and said first and second pair of signal terminals, comprising:
- first bonding wire means for coupling said internal circuit chip to said first terminal; and
- second and third bonding wire means, disposed symmetrically on opposite sides of said first bonding wire means, for coupling said internal circuit chip to said pair of first and second signal terminals, respectively.
- 4. An integrated circuit arrangement having diminished induced noise, the integrated circuit comprising:
- an integrated circuit chip for operating on balanced input signals and producing an output responsive thereto;
- a pair of first and second signal terminals, for receiving said balanced input signals having equal amplitudes and opposite phase, said pair of signal terminals being formed in said integrated circuit chip and being so as to be disposed proximate to each other and adjacent to a grounding line, each signal terminal being connected to a corresponding signal line, said corresponding signal lines being disposed symmetrically to said grounding line on opposite sides thereof, for receiving said balanced input signals having equal amplitudes and opposite phases, respectively; and
- a neutral terminal, formed in said integrated circuit chip, being attached to said ground line so as to for grounding ground said integrated circuit chip, said neutral terminal being positioned between said first and second pair of signal terminals such that signals induced therein from said first and second pair of signal terminals, respectively, cancel each other out, thereby allowing said neutral terminal to remain substantially at ground potential.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-225194 |
Aug 1989 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/574,781, filed Aug. 30, 1990.
US Referenced Citations (8)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0198621 |
Oct 1986 |
EPX |
0214307 |
Mar 1987 |
EPX |
0246458 |
Nov 1987 |
EPX |
3316184 |
Aug 1985 |
DEX |
2215121 |
Sep 1989 |
GBX |
Non-Patent Literature Citations (2)
Entry |
Larry Wakeman, "Vorgange auf leitungen und ihr Einfluss auf HCMOS-Schaltkreise" National Semiconductor, Mar. 1986, 57-63. |
Electronic Circuits Digital and Analog p. 522, Smith 1983. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
574781 |
Aug 1990 |
|