Claims
- 1. An integrated circuit, comprising:
- (a) a first bipolar transistor, said bipolar transistor including:
- i. an emitter region,
- ii. a base region,
- iii. an etch stop layer adjacent both said emitter region and said base region, and
- iv. a collector region under said etch stop layer;
- (b) a second device; and
- (c) interconnection between said transistor and said device.
- 2. The integrated circuit of claim 1, wherein:
- (a) said emitter region is made of Al.sub.x Ga.sub.1-x As;
- (b) said base region is made of GaAs; and
- (c) said etch stop layer is made of In.sub.y Ga.sub.1-y As.
- 3. The integrated circuit of claim 1, wherein:
- (a) said etch stop layer abuts both said emitter region and said base region.
- 4. The integrated circuit of claim 1, wherein:
- (a) said etch stop layer is within said emitter region.
- 5. The integrated circuit of claim 1, wherein:
- (a) said etch stop layer is within said base region.
- 6. The integrated circuit of claim 1, wherein:
- (a) said emitter region is made of Al.sub.x Ga.sub.1-x As;
- (b) said base region coincides with said etch stop layer and is made of In.sub.y Ga.sub.1-y As.
- 7. A heterojunction bipolar transistor, comprising:
- (a) an emitter region;
- (b) a base region;
- (c) an etch stop layer adjacent both said emitter region and said base region; and
- (d) a collector region under said etch stop layer.
- 8. The transistor of claim 7, wherein:
- (a) said emitter region is made of Al.sub.x Ga.sub.1-x As;
- (b) said base region is made of GaAs; and
- (c) said etch stop layer is made of In.sub.y Ga.sub.1-y As.
- 9. The transistor of claim 7, wherein:
- (a) said etch stop layer abuts both said emitter region and said base region.
- 10. The transistor of claim 7, wherein:
- (a) said etch stop layer is within said emitter region.
- 11. The transistor of claim 7, wherein:
- (a) said etch stop layer is within said base region.
- 12. The transistor of claim 7, wherein:
- (a) said emitter region is made of Al.sub.x Ga.sub.1-x As;
- (b) said base region coincides with said etch stop layer and is made of In.sub.y Ga.sub.1-y As.
- 13. The transistor of claim 7 and further comprising a base contact, wherein said etch stop layer is in contact with said emitter region, said base region and said base contact.
- 14. An integrated circuit formed on a substrate, comprising:
- a) a first bipolar transistor including;
- a multilayer base region having at least a layer of GaAs overlying said substrate and an etch stop layer of In.sub.y Ga.sub.1-y As overlying said layer of GaAs;
- an emitter region overlying said multilayer base region;
- a collector region abutting said base region, said collector region not abutting said emitter region and under said etch stop layer;
- b) an electronic device; and
- c) interconnection between said bipolar transistor and said electronic device for electrically connecting said electronic device and at least one of said emitter, base or collector region of said bipolar transistor.
- 15. The integrated circuit of claim 14 wherein said first bipolar transistor includes a base contact and said etch stop layer is in contact with said emitter region, said base region and said base contact.
- 16. A heterojunction bipolar transistor formed on a substrate comprising:
- (a) multilayer base region having at least a layer of GaAs overlying said substrate and an etch stop layer of In.sub.y Ga.sub.1-y As overlying said layer of GaAs;
- (b) an emitter region overlying said multilayer base region; and
- (c) a collector region abutting said base region, said collector region not abutting said emitter region and under said etch stop layer.
- 17. The transistor of claim 16 and further comprising a base contact wherein said etch stop layer is in contact with said emitter region, said base region and said base contact.
- 18. An integrated circuit formed on a substrate comprising:
- a) a first bipolar transistor, said bipolar transistor including;
- a base region including a base layer overlying said substrate,
- a base contact,
- an etch stop layer at least partially coextensive with said base layer and sandwiched between said base contact and said base layer,
- an emitter region overlying a portion of said etch stop layer, and
- a collector region abutting said base region, said collector region not abutting said emitter regions and under said etch stop layer;
- b) an electronic device; and
- c) interconnected between said bipolar transistor and said electronic device for electrically connecting said electronic device and at least one of said emitter, base, or collector regions of said bipolar transistor.
- 19. The integrated circuit of claim 18, wherein:
- a) said emitter region is made of Al.sub.x Ga.sub.1-x As;
- b) said base region is made of GaAs; and
- c) said etch stop layer is made of In.sub.y Ga.sub.1-y As where x does not equal y.
- 20. The integrated circuit of claim 18 wherein said base region comprises at least two layers, and one layer of said multilayer is said etch stop layer.
- 21. The integrated circuit of claim 18 wherein said base region is a single layer and said etch stop layer and said base layer are the same layer.
- 22. The integrated circuit of claim 18 wherein said emitter region comprises at least two layers, and one layer of said at least two layers is said etch stop layer.
- 23. A heterojunction bipolar transistor formed on a substrate comprising:
- (a) a base region including a base layer overlying said substrate;
- (b) a base contact;
- (c) an etch stop layer at least partially coextensive with said base layer and sandwiched between said base contact and said base layer;
- (d) an emitter region overlying a portion of said etch stop layer; and
- (e) a collector region abutting said base region, said collector region not abutting said emitter region and under said etch stop layer.
- 24. The transistor of claim 23, wherein:
- a) said emitter region is made of Al.sub.x Ga.sub.1-x As;
- b) said base region is made of GaAs; and
- c) said etch stop layer is made of In.sub.y Ga.sub.1-y As where x does not equal y.
- 25. The transistor of claim 23, wherein said base region comprises at least two layers including one layer of said at least two layers being said base layer and another layer of said at least two layers being said etch stop layer.
- 26. The transistor of claim 23 wherein said base region is a single layer, and said etch stop layer and said base layer are the same layer.
- 27. The transistor of claim 23 wherein said emitter region comprises at least two layers and one layer of said at least two layers is said etch stop layer.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a division of application Ser. No. 07/649,378, filed Jan. 31, 1991 now U.S. Pat. No. 5,283,448, which is a continuation of application Ser. No. 07/443,295, filed Nov. 29, 1989 (now abandoned).
U.S. patent application Ser. Nos. 834,708, filed Feb. 28, 1986 (Kim); 063,554, filed Jun. 18, 1987 (Tran); 067,527, filed Jun. 26, 1987 (Bayraktaroglu); 107,234, filed Oct. 9, 1987 (Plumton et al); 312,100, filed Feb. 16, 1989 (Bayraktaroglu); and 312,101, filed Feb. 16, 1989 (Morris et al) disclose related subject matter. All of these cross-referenced items are assigned to the assignee of this application.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
58-119080 |
Jun 1983 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
649378 |
Jan 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
443295 |
Nov 1989 |
|