Claims
- 1. An integrated circuit, comprising:circuit structures, including at least one of logic elements and memory elements, a core disposed at an interior portion of the integrated circuit, the core containing core power contacts and core ground contacts for providing electrical power to the circuit structures during functional operation of the integrated circuit, and a peripheral disposed at an edge portion of the integrated circuit, the peripheral containing signal contacts for sending and receiving electrical signals between the circuit structures and external circuitry, and peripheral power contacts and peripheral ground contacts for providing electrical power to the circuit structures during testing of the integrated circuit, where the peripheral power contacts are redundant to at least some of the core power contacts, and the peripheral ground contacts are redundant to at least some of the core power contacts.
- 2. The integrated circuit of claim 1, further comprising:packaging for protecting the integrated circuit, and package electrical contacts for making electrical connections to the signal contacts, the core power contacts, and the core ground contacts, but not to the peripheral power contacts and the peripheral ground contacts.
- 3. The integrated circuit of claim 1, further comprising:packaging for protecting the integrated circuit, and package electrical contacts for making electrical connections to the signal contacts, the core power contacts, the core ground contacts, the peripheral power contacts, and the peripheral ground contacts.
- 4. The integrated circuit of claim 1, further comprising signal contacts in the core of the integrated circuit.
- 5. The integrated circuit of claim 1, wherein the peripheral power contacts are redundant to all of the core power contacts, and the peripheral ground contacts are redundant to all of the core power contacts.
- 6. The integrated circuit of claim 1, wherein the functional operation of the integrated circuit is conducted at a functional clock speed and the testing of the integrated circuit is conducted at a test clock speed, and the functional clock speed of the integrated circuit is higher than the test clock speed of the integrated circuit.
- 7. The integrated circuit of claim 1, wherein the functional operation of the integrated circuit is conducted at a functional clock speed of at least about one hundred megahertz.
- 8. The integrated circuit of claim 1, wherein the testing of the integrated circuit is conducted at a test clock speed of no more than about ten megahertz.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 10/061,518, filed Feb. 1, 2002, now U.S. Pat. No. 6,617,181.
US Referenced Citations (6)