Integrated circuit device comprising low dielectric constant material for reduced cross talk

Information

  • Patent Grant
  • 6522005
  • Patent Number
    6,522,005
  • Date Filed
    Tuesday, July 18, 2000
    24 years ago
  • Date Issued
    Tuesday, February 18, 2003
    21 years ago
Abstract
A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
Description




BACKGROUND OF THE INVENTION




The present invention relates to a method for producing an integrated circuit device and more particularly relates to a method for producing an integrated circuit device in which circuit cross talk is minimized by using a low dielectric constant coating material.




Cross talk between top layer metal interconnect lines of a semiconductor device can be caused by a high dielectric constant material filling the space between two metal lines. The plastic material commonly used for packaging of integrated circuits normally has a dielectric constant of between 6 and 8. As moisture penetrates the plastic material, the dielectric constant of the material increases. A higher dielectric constant increases the likelihood of capacitive coupling between adjacent metal lines.




Cross talk and capacitive effects between metal lines in a semiconductor chip are becoming greater problems with shrinking geometries and increasing chip speeds. Many of the attendant problems are difficult to model and will inexplicably show up as errors.




SUMMARY OF THE INVENTION




In accordance with the present invention, a method for minimizing circuit cross talk between adjacent metal lines in an integrated circuit device is provided. This method employs the application of a low dielectric constant material over the passivation layer of an integrated circuit semiconductor device.




It is accordingly an object of the present invention to provide a method for minimizing cross talk between adjacent metal lines in an integrated circuit device.




It is another object of the present invention to provide a method for minimizing cross talk in an integrated circuit having a passivation layer by applying a low dielectric constant material over the passivation layer.




Another object is to provide a method for minimizing cross talk in an integrated circuit which includes the steps of applying a low dielectric constant material to the integrated circuit and curing the resulting structure by heating in a suitable atmosphere.




Additional benefits and advantages of the present invention will become apparent to those skilled in the art to which this invention relates from the subsequent description of the preferred embodiment and the appended claims, taken in conjunction with the accompanying drawings.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a sectional view of a typical integrated circuit wafer before a passivation SOG layer is applied thereto.





FIG. 2

is a sectional view similar to

FIG. 1

, but showing a passivation SOG layer applied thereto.





FIG. 3

is a flow diagram showing a process in which a passivation SOG layer is applied to an integrated circuit wafer.











DETAILED DESCRIPTION




Referring now to

FIG. 1

, shown there is a cross-sectional view of a typical integrated circuit device


10


, including a silicon substrate


12


, field oxide elements


14


for isolation between transistors and polysilicon gates


16


. A BPSG (boron phosphorus doped glass) oxide


18


extends over the substrate


12


and elements


14


and


16


, while a first group of metal lines


20


are located over the BPSG oxide


18


, and are separated by a first dielectric layer of intermetal oxide


22


, having an SOG dielectric layer


24


positioned in the oxide layer


22


. A second layer of intermetal oxide


26


is applied over the metal lines


20


, the first oxide layer


22


and the SOG layer


24


. Above the second layer of oxide


26


is a second group of metal lines


28


which may be disposed at right angles to the first lines


20


. A passivation oxide


30


is deposited over the second group of metal lines


28


. It will be seen that the passivation oxide


30


is not completely planar, but is formed, as a result of the deposition, with grooves or depressions


32


which extend downwardly between the metal lines


28


.





FIG. 2

shows the integrated circuit device


10


of

FIG. 1

with a low dielectric constant passivation layer


34


added, in accordance with the present invention. It will be noted that the layer


34


fills the grooves


32


in the passivation oxide


30


between the metal lines


28


, in addition to extending over the entire upper surface of the integrated circuit device


10


. The plastic material which is normally used for packaging devices such as the integrated circuit device


10


is thus prevented from penetrating into the grooves


32


in the passivation oxide


30


, where it might cause cross talk between adjacent metal lines


28


.




The process for applying the passivation SOG layer


34


to the integrated circuit device


10


will now be described with reference to the flow diagram of FIG.


3


. As shown in

FIG. 3

, and as represented by block


40


, the process is initiated by the providing of an integrated circuit device, such as the device


10


of

FIG. 1

, on which a passivation film or oxide may have been applied.




Following this, and as represented in block


42


, a low dielectric constant material


34


is spun or otherwise applied on top of the upper surface of the integrated circuit device


10


, which surface may comprise the passivation oxide


30


. As is well known, in the spin on glass (SOG) process, SOG is dispersed on a stationary wafer, and the wafer is then spun so that the SOG is distributed on the wafer by centrifugal force. The final thickness of the layer is based, at least in part, upon the spin rate.




The following materials are among those which have a low dielectric constant and can be spun on top of the passivation oxide


30


: polyimide, spin-on-glass (SOG), glass resins of various compositions, and Teflon (Trademark). The range in dielectric constant for these materials is from 2 to 5. The dielectric constants of the SOGs, glass resins and Teflon materials do not appreciably increase with moisture incorporation. The thickness of the spun-on coating may vary from approximately one tenth micron to approximately twenty microns, depending on various considerations, such as the material being used.




Following the spinning on of material, the method includes a curing step, as represented by block


44


. This curing can be accomplished in a furnace, or by other means, such as a bake oven or a hot plate oven. The temperature employed will normally vary from approximately 100 degrees Celsius to approximately 500 degrees Celsius, and the duration of the curing may vary widely, from a duration of approximately ten seconds to a duration of approximately seven hours. The curing process can take place in one of a number of different atmospheres, including air, oxygen, argon, nitrogen or forming gas, which comprises 10% hydrogen and 90% nitrogen. A typical curing operation may employ a temperature of 400 degrees Celsius for a duration of one hour in an atmosphere of nitrogen.




When the curing has been completed, photomasking and etching steps may be performed (blocks


46


and


48


). This is done to open areas in the SOG layer and the passivation oxide layer to facilitate bonding from the package to the integrated circuit device.




Next, the resist emulsion from the steps represented by blocks


46


and


48


is removed, as represented by block


50


. This step may not be necessary if the photoresist is completely consumed in the etching step.




Finally, as represented in block


52


, the integrated circuit device


10


is annealed to remove any damage and defects which may be present in the gate oxides. It should be noted that this alloying or annealing step can be done prior to the application of the passivation oxide


30


, or in some instances not at all.




The low dielectric constant coating material can also be used as a layer to relieve the stress which is imparted to the die or wafer by the application of the plastic thereto, if the layer exceeds one micron in thickness. If Teflon-based material is used, it may have to receive a special treatment after the final cure operation to enable the plastic encapsulating material to stick to the wafer. The Teflon surface may have to be roughened.




A relatively thick layer of the low dielectric constant material would also serve as a barrier to alpha particles which can cause errors in the integrated circuit device. For this, a layer in excess of five microns would be needed.




Although the invention has been described with particular reference to a preferred embodiment thereof, variations and modifications of the present invention can be effected within the spirit and scope of the following claims.



Claims
  • 1. An integrated circuit device comprising:a plurality of metal interconnect lines forming the uppermost layer of a plurality of layers of metal lines; a passivation layer disposed over said uppermost layer and having gaps which extend between said metal interconnect lines; and low dielectric constant material having a dielectric constant in the range from 2 to 5 disposed over said passivation layer and in said gaps to prevent the deposition of encapsulating material in said gaps and to reduce crosstalk between said metal interconnect lines at high operating speeds of said integrated circuit; wherein said low dielectric constant material has a thickness greater than about one tenth micron and less than about 20 microns.
  • 2. The integrated circuit device as described in claim 1 and further comprising:a silicon substrate; a boron phosphorous doped glass oxide extending over said substrate; a plurality of metal lines extending over said boron phosphorous doped glass oxide; and an oxide layer between said plurality of metal lines and said metal interconnect lines.
  • 3. The integrated circuit device of claim 2, wherein said plurality of metal lines extend at an angle of approximately 90 degrees relative to said metal interconnect lines.
  • 4. The integrated circuit device of claim 3 wherein said encapsulating material has a dielectric constant of between about 6 and about 8.
  • 5. The integrated circuit device of claim 1, further comprising encapsulating material disposed over said low dielectric constant material, wherein said encapsulating material has a dielectric constant of between about 6 and about 8.
  • 6. The integrated circuit device of claim 1 wherein said passivation layer has a dielectric constant that is higher than said low dielectric constant material.
  • 7. An integrated circuit device, comprising:a plurality of horizontally arranged layers of metal lines, wherein the layers comprise an uppermost layer of metal lines, the uppermost layer comprising a plurality of metal interconnect lines; a passivation layer disposed over and immediately adjacent the uppermost layer, the passivation layer forming gaps which extend between the metal interconnect lines; and low dielectric constant material disposed over and immediately adjacent the passivation layer and in the gaps to prevent the deposition of encapsulating material in the gaps, wherein the low dielectric constant material has a dielectric constant in the range from about 2 to about 5, and wherein the low dielectric constant material is operative to reduce cross talk between the metal interconnect lines at high operating speeds of the integrated circuit.
Parent Case Info

This application is a divisional of U.S. patent application Ser. No. 08/829,745 filed Mar. 31, 1997, now U.S. Pat. No. 6,208,029, which is a continuation of U.S. patent application Ser. No. 08/374,016 filed Jan. 18, 1995, now abandoned, which is a continuation of U.S. patent application Ser. No. 08/165,872 filed Dec. 14, 1993, now U.S. Pat. No. 5,438,022.

US Referenced Citations (26)
Number Name Date Kind
3676756 Merrin Jul 1972 A
4039702 DiBugnara et al. Aug 1977 A
4339526 Baise et al. Jul 1982 A
4437139 Howard Mar 1984 A
4654223 Araps et al. Mar 1987 A
4656050 Araps et al. Apr 1987 A
4719125 Anello et al. Jan 1988 A
4733289 Tsurumaru Mar 1988 A
4810673 Freeman Mar 1989 A
4859253 Buchanan et al. Aug 1989 A
4965134 Ahne et al. Oct 1990 A
4965226 Gootzen et al. Oct 1990 A
5001108 Taguchi Mar 1991 A
5003062 Yen Mar 1991 A
5043789 Linde et al. Aug 1991 A
5051377 Euen et al. Sep 1991 A
5114754 Cronin et al. May 1992 A
5117272 Nomura et al. May 1992 A
5122483 Sakai et al. Jun 1992 A
5206091 Beuhler et al. Apr 1993 A
5254497 Liu Oct 1993 A
5260600 Harada Nov 1993 A
5290399 Reinhardt Mar 1994 A
5430329 Harada et al. Jul 1995 A
5438022 Allman et al. Aug 1995 A
6208029 Allman et al. Mar 2001 B1
Foreign Referenced Citations (7)
Number Date Country
3116406 Jun 1982 DE
3805490 Sep 1988 DE
0122631 Oct 1984 EP
0501564 Sep 1992 EP
1-241832 Sep 1989 JP
2-30171 Jan 1990 JP
2237030 Sep 1990 JP
Non-Patent Literature Citations (7)
Entry
Stanley Wolf, Silicon Processing for the VLSI Era 1990, Lattice Press, vol. 2, 229-236.*
Auman, B.C., “Polyimides and Coplyimides with Low Dielectric Constant, Low Moisture Absorption, and Low Coefficient of Thermal Expansion for use as Interlayer Dielectrics,” Materials Research Society Sympsium Proceedings, vol. 337, ©1994 Materials Research Society, pp. 705-715.
Matsumoto, K., et al., “Gas Permeation of Aromatic Polyimides, II. Influence of Chemical Structures,” Journal of Membrane Science, 81 (1993) p. 23, ©1993 Elsevier Science Publishers B.V.
Matsumoto, K., et al., “Gas Permeation of Aromatic Polyimides, I. Relationship Between Gas Permeabilities and Dielectric Constants,” Journal of Membrane Science, 81 (1993) pp. 15-22, ©1993 Elsevier Science Publishers B.V.
European Patent Office publication of Patent Abstracts of Japan for Japanese Application No. 01261332, published as publication No. 03124052 on May 27, 1991.
European Patent Office publication of Patent Abstracts of Japan for Japanese Application No. 0290216, published as publication No. 03151657 on Jun. 27, 1991.
Jaouen, H. et al., “Impact of Low K Dielectric on Dynamic Electrical Performances of 0.35 μm IC.” SGS-Thomson, Crolles-France, date unknown.
Continuations (2)
Number Date Country
Parent 08/374016 Jan 1995 US
Child 08/829745 US
Parent 08/165872 Dec 1993 US
Child 08/374016 US