Claims
- 1. A method for manufacturing a thermoelectric cooling mechanism for an integrated circuit, said method comprising:forming a plurality of electric circuits on one side of a wafer; and forming a plurality of thermoelectric cooling devices on opposite side of said wafer by depositing a first conductive layer; depositing a layer of Peltier material on top of said first conductive layer; building a plurality of N30 regions and P regions within said Peltier material layer; and depositing a second conductive layer on top of said Peltier material layer.
- 2. The method of claim 1, wherein said Peltier material layer is made of bismuth telluride.
- 3. The method of claim 1, wherein said Peltier material layer is made of lead telluride.
- 4. The method of claim 1, wherein said Peltier material layer is made of chalcogenide.
- 5. The method of claim 1, wherein said forming a plurality of N+ regions and P+ regions is performed by N-type ion implantations and P-type ion implantations, respectively.
- 6. The method of claim 1, wherein said method further includes forming a barrier layer between said first conductive layer and said wafer.
- 7. The method of claim 6, wherein said barrier layer is a nitride.
- 8. The method of claim 6, wherein said barrier layer is a diamond-like carbon.
Parent Case Info
The present application is a divisional of application Ser. No. 09/692,992 filed Oct. 20, 2000, now U.S. Pat. No. 6,559,538, issued May 6, 2003.
US Referenced Citations (8)