Claims
- 1. An integrated circuit that minimizes spacing between circuitry comprising:
a first circuit in a first layer of said integrated circuit; and a bus in said first layer of said integrated circuit adjacent said first circuit wherein said bus includes a strip of conductive material with at least one slot defined in said strip of conductive material to remove conductive material from said strip to allow a reduction of spacing between said bus and said first circuit.
- 2. The integrated circuit of claim 1 further comprising:
a second circuit in said first layer of said integrated circuit adjacent to said bus on a side of said bus opposite said first circuit wherein spacing between said bus and said second circuit is reduced because of said removal of conductive material in said at least one slot.
- 3. The integrated circuit of claim 1 wherein said bus is a power bus.
- 4. The integrated circuit of claim 1 wherein said bus is a signal bus.
- 5. The integrated circuit of claim 1 wherein said at least one slot defined in said strip of conductive material comprises a plurality of slots defined in said strip of conductive material.
- 6. The integrated circuit of claim 5 wherein said slots are evenly spaced in said strip of conductive material.
- 7. The integrated circuit of claim 5 wherein said strip of conductive material comprises:
a first strip of conductive material in said first layer; a second strip of conductive material in said first layer adjacent and substantially parallel to said first strip wherein said second strip is spaced apart from said first strip; and a plurality of cross connect strips of conductive material that connect said first strip and said second wherein said plurality of slots are defined between said plurality of cross connect strips.
- 8. The integrated circuit of claim 7 wherein said plurality of cross connect strips are substantially perpendicular to said first strip and said second strip.
- 9. The integrated circuit of 7 wherein said strip of conductive material comprises:
a third strip of conductive material in said first layer that is adjacent to and substantially parallel to said first strip on an opposite side of said first strip of power material from said second strip wherein said third strip is spaced apart from said first strip; a second plurality of cross connect strips of conductive material the connect said third strip to said first strip wherein a second plurality of slots are defined as spaces between adjacent ones of said second plurality of connect strips.
- 10. The integrated circuit of claim 9 wherein said second plurality of cross connect strips are substantially perpendicular to said first strip and said third strip.
- 11. The integrated circuit of claim 9 wherein said second plurality of cross connect strips are spaced evenly apart from one another.
- 12. The integrated circuit of claim 9 wherein said second strip and said third strip are connected to said first string by said first and second plurality of cross connect strips at common points flip-flop and abutting manner.
- 13. The integrated circuit of claim 9 further comprising:
a signal source wherein said signal source is connected to each of said first strip, said second strip, and said third strip.
- 14. The integrated circuit of claim 7 further comprising:
a signal source wherein said signal source is connected to each of said first strip and said second strip.
- 15. The integrated circuit of claim 1 further comprising:
a signal source in second layer of said integrated circuit; and a connector that connects said signal source to said bus on a portion of conductive material of said strip.
- 16. The integrated circuit of claim 1 wherein spacing between said bus and an adjacent circuit is determined from an amount of said conductive material in said strip of conductive material of said bus.
- 17. The integrated circuit of claim 1 wherein spacing between said bus and an adjacent circuit is determined from a density of said conductive material in said bus.
- 18. A method for providing a design of an integrated circuit that provides minimal spacing between a bus that transmits circuitry and a circuitry adjacent to said bus, said method comprising:
placing a bus in a first layer of an integrated circuit; defining at least one slot in said bus to remove excess conductive material from said bus to reduce spacing required between said bus and an adjacent circuit; and placing a first circuit in said first layer adjacent to said bus on a first side of said bus wherein spacing between said bus and said first circuit is reduced in response to having said slot in said bus.
- 19. The method of claim 18 further comprising:
determining an amount of spacing between said bus and said first circuit from an amount of conductive material in said bus.
- 20. The method of claim 19 further comprising:
determining an amount of spacing between said bus and said first circuit is determined by a density of said conductive material in said bus.
- 21. The method of claim 18 further comprising:
placing a second circuit in said first layer adjacent to said bus on a second side of said bus opposite of said first side wherein spacing between said bus and said second circuit is reduced in response to having said slot in said bus.
- 22. The method of claim 21 further comprising:
determining an amount of spacing between said bus and said second circuit from an amount of conductive material in said bus.
- 23. The method of claim 21 further comprising:
determining an amount of spacing between said bus and said second circuit is determined by a density of said conductive material in said bus.
- 24. The method of claim 18 wherein said step of defining said at least one slot:
defining a plurality of slots in said strip of conductive material.
- 25. The method of claim 24 wherein said step of defining said plurality of slots comprises:
evenly spacing each of said plurality of slots in said strip of conductive material.
- 26. The method of claim 24 wherein said step of placing said bus comprises:
placing a first strip of conductive material in said first layer; placing a second strip of conductive material in said first layer adjacent and substantially parallel to said first strip wherein said second strip is spaced apart from said first strip; and connecting said first strip and said second strip with a plurality of cross connect strips of conductive material in said first layer wherein said plurality of slots are defined between said plurality of cross connect strips.
- 27. The method of claim 26 wherein said step of placing said bus further comprises:
aligning said plurality of cross connect strips substantially perpendicular to said first strip and said second strip.
- 28. The method of 26 said step of placing said bus further comprises:
placing a third strip of conductive material in said first layer adjacent and substantially parallel to said first strip on an opposite side of said first strip of power material from said second strip wherein said third strip is spaced apart from said first strip. Connecting said third strip to said first strip with a second plurality of cross connect strips of conductive material wherein a second plurality of slots are defined as spaces between adjacent ones of said second plurality of connect strips.
- 29. The method of claim 28 wherein said step of connecting said first step and said third strip comprises:
placing second plurality of cross connect strips substantially perpendicular to said first strip and said third strip.
- 30. The method of claim 28 wherein step of connecting said first strip and said third strip further comprises:
spacing said second plurality of cross connect strips evenly apart from one another.
- 31. The method of claim 28 further comprising:
connecting said second strip and said third strip to said first string by said first and second plurality of cross connect strips at common points in a flip-flop and abutting manner.
- 32. The method of claim 28 further comprising:
connecting a signal source to each of said first strip, said second strip, and said third strip.
- 33. The method of claim 26 further comprising:
connecting a signal source to each of said first strip, and said second strip.
- 34. The method of claim 18 further comprising:
connecting a signal source in second layer of said integrated circuit in a portion of conductive material of said strip.
- 35. The method of claim 18 further comprising:
providing said design of said integrated circuit to a manufacturing component.
CROSS-RELATED
[0001] This application is a utility application claiming priority to an earlier filed U.S. Provisional Application No. 60/323,574 filed Sep. 19, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60323574 |
Sep 2001 |
US |