Agrawal et al., "Design for Testability and Test Generation with Two Clocks" IEEE, 1991, pp. 112-117. |
Charles H. Roth, Jr., Fundamentals of Logic Design, 2nd Ed., pp. 4-6 and 281-284, 1979. |
T. W. Williams and N. C. Brown, Defect Level as a Function of Fault Coverage, IEEE Transactions on Computers, vol. C-30, No. 12, pp. 987-988, Dec., 1981. |
Oscar H. Ibarra and Sartaj K. Sahni, Polynomially Complete Fault Detection Problems, IEEE Transactions on Computers, vol. C-24, No. 3, pp. 242-249, Mar., 1975. |
Premachandran Menon, et al., Script: A Critical Path Tracing Algorithm for Synchronous Sequential Circuits, IEEE Transactions on Computer-Aided Design, vol. 10, No. 6, pp. 738-747, Jun., 1991. |
Miron Abramovici, et al., Freeze!: A New Approach for Testing Sequential Circuits, 29th ACM/IEEE Design Automation Conference, pp. 22-25, 1992. |
Miron Abramovici, et al., Digital Systems Testing and Testable Design, Computer Science Press, Chapter 6, pp. 249-253, 1990. |
Miron Abramovici, et al., Digital Systems Testing and Testable Design, Computer Science Press, Chapter 9, pp. 358-411, 1990. |
M. Abramovici, et al., SMART AND FAST: Test Generation for VLSI Scan-Design Circuits, IEEE Design & Test of Computers, vol. 3, No. 4, pp. 43-54, Aug., 1986. |
S. Bhawmik, et al., Pascant: A Partial Scan and Test Generation System, Proc. Custom Integrated Circuits Conf., pp. 17.3.1-17.3.4, May, 1991. |
Kwang-Ting Cheng & Vishwani D. Agrawal, An Economical Scan Design for Sequential Logic Test Generation, Proceedings of the 19th Symposium on Fault Tolerant Computing, pp. 28-35, 1989. |
Thomas W. Williams & Kenneth P. Parker, Design for Testability--A Survey, Proceedings of the IEEE, pp. 98-112, 1983. |
Thomas Niermann & Janak H. Patel, HITEC: A Test Generation Package for Sequential Circuits, Proc. European Conf. on Design Automation, pp. 214-218, 1991. |