Claims
- 1. A method for forming a multilevel interconnect structure, comprising:
- providing a semiconductor topography;
- depositing a dielectric upon said topography;
- removing portions of said dielectric to said topography to form at least one trench spaced from at least one via;
- depositing a plug material across said dielectric and into said trench and said via;
- removing said plug material from an upper surface of said dielectric to form a lower portion of a first interconnect line within said trench and a contact within said via;
- depositing a conductive material across the upper surface of said dielectric and across said lower portion and said contact; and
- selectively removing said conductive material to form an upper portion of the first interconnect line that is substantially collinear with said lower portion and to form a second interconnect line over said contact.
- 2. The method as recited in claim 1, wherein said providing the semiconductor topography comprises:
- covering a substantially coplanar set of conductors with an insulative material; and
- forming a lower contact structure within said insulative material directly between said contact and a select region of said set of conductors.
- 3. The method as recited in claim 1, wherein said trench is of larger cross sectional area than said via.
- 4. The method as recited in claim 1, wherein removing said plug material comprises etching said conductive material to an elevational level below the upper surface of said dielectric.
- 5. The method as recited in claim 1, wherein removing the plug material comprises polishing said conductive material to an elevational level below the upper surface of said dielectric.
- 6. The method as recited in claim 1, wherein the lower portion of the first interconnect line and the contact each comprise a thickness substantially equal to a thickness of said dielectric.
- 7. The method as recited in claim 1, wherein depositing said plug material and depositing a conductive material comprise chemical-vapor depositing a plug material comprising tungsten and sputter depositing a conductive material comprising aluminum, respectively.
- 8. The method as recited in claim 1, wherein said removing the conductive material comprises removing a patterned photoresist layer to expose regions of the conductive material and thereafter removing the exposed regions of conductive material.
Parent Case Info
This is a divisional of application Ser. No. 08/685,143, filed Jul. 23, 1996 now U.S. Pat. No. 5,854,515.
US Referenced Citations (37)
Foreign Referenced Citations (2)
Number |
Date |
Country |
63-244858 |
Oct 1988 |
JPX |
2 268 329 |
Jan 1994 |
GBX |
Non-Patent Literature Citations (3)
Entry |
IBM Technical Disclosure Bulletin, "Damascene: Optimized Etch Stop Structure and Method," vol. 36, No. 11, Nov. 1993, p. 649. |
IBM Technical Disclosure Bulletin, "Displaced metal Conductor," vol. 36, No. 11, Nov. 1993, pp. 599-602. |
Ueno et al., "Quarter Micron Planarized Interconnection Tech. with Self-Aligned Plug," IEDM, Dec. 1992, pp. 305-308. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
685143 |
Jul 1996 |
|