Claims
- 1. A method for the manufacture of an integrated circuit comprising the steps of forming on a body (1) of doped semiconductor material of a first conductivity type which is covered on a boundary surface (1a) by field insulation regions (3a through 3e) and gate insulation regions (S1 through S4) a tub-shaped zone (2) of a second conductivity type which extends up to the boundary surface (1a), applying a polycrystalline silicon layer to the insulation layer formed by photolithographic processes so that gates (6, 16) of field effect transistors are formed on at least one gate insulation region (S1) above the tub-shaped zone (2) and on a further gate insulation region (S4) outside of said zone (2), forming source and drain regions (14, 15) of the field effect transistors which lie outside of the zone (2) and the connecting region (23) of the zone (2) by an ion implantation (Im1) with the part of the insulation layer lying above the tub-shaped zone (2) except for a sub-region above a connecting region (23) of this zone covered by an implantation mask (L1) such as a photoresist layer, forming the source and drain regions (4, 5) of the field effect transistors lying within the zone by a further ion implantation (Im2) wherein the part of the insulation layer lying outside the tub-shaped zone (2) is covered by a further implantation mask (L2) of a further photoresist layer, and one of the gate insulation regions (S2) which is mounted above the tub-shaped zone is covered by the implantation masks of both ion implantations, and applying an intermediate insulation layer (8) and forming it with windows extending to the boundary layer (1a) of the body (1), above the source and drain regions of the field effect transistors, above the connecting region (23) of the zone and above the gate insulation region (S2) which are covered by both implantation masks, and applying conductive coatings (9, 12, 24, 18 and 20) to the intermediate insulation layer (8) which respectively contact the parts of the body (1) in the regions of the windows which lie therebelow, and applying terminals to these conductive coatings so as to apply supply voltage and the reference voltage.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3424094 |
Jun 1984 |
DEX |
|
Parent Case Info
This is a division, of application Ser. No. 749,589, filed June 27, 1985, now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
Yang, "Fundamentals of Semiconductor Devices" McGraw-Hill Book Co., N.Y., 1978, pp. 138-139. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
749589 |
Jun 1985 |
|