Claims
- 1. A semiconductor integrated circuit with reduced electromigration in lead metallization, comprising:
- A. a body of semiconductor material having a circuit element formed on a face thereof;
- B. an insulating layer formed on said face over said circuit element, said insulating layer including an aperture formed therethrough to provide access to said underlying circuit element, and said insulating layer having a roughened surface; and
- C. a conductive metal strip formed over said insulating layer and into said aperture to contact said circuit element, said roughened surface of said insulating layer causing said metal strip to have increased interior grain structure and a roughened surface, which provide improved electromigration characteristics.
- 2. The semiconductor device of claim 1 wherein said insulating layer has a roughened surface nonuniformly varying in thickness between 300 .ANG. and 3000 .ANG..
- 3. The device of claim 1 wherein said semiconductor material is silicon and said insulating layer is silicon oxide.
- 4. The semiconductor device of claim 1 wherein said insulating layer comprises a plurality of layers of doped silicon oxide.
- 5. The semiconductor device of claim 1 wherein said insulating layer is phosphorus doped at a plurality of different levels.
- 6. The semiconductor device of claim 1 wherein said insulating layer has a roughened surface nonuniformly varying in its lateral feature size between 3000 .ANG. and 10,000 .ANG..
- 7. The device of claim 1 in which said conductive metal strip is formed of aluminum.
Parent Case Info
This is a divisional of application Ser. No. 710,346, filed Mar. 11, 1985, now U.S. Pat. No. 4,744,858.
US Referenced Citations (9)
Divisions (1)
|
Number |
Date |
Country |
Parent |
710346 |
Mar 1985 |
|