Claims
- 1. A package for an integrated circuit, comprising:
- a package body for housing an integrated circuit including a phase-locked loop and clock driven internal circuitry;
- an external clock pin connected to said package body to route an external clock signal to said phase-locked loop;
- a package-mounted storage capacitor positioned on said package body to generate a precision control signal; and
- a signal path between said package-mounted storage capacitor and said phase-locked loop to route said precision control signal from said package-mounted storage capacitor to said phase-locked loop such that said phase-locked loop generates an internal clock signal for said clock driven internal circuitry.
- 2. The apparatus of claim 1 further comprising a Vcc clock pin connected to said package body to route an external clock signal to said phase-locked loop.
- 3. The apparatus of claim 1 further comprising a Vss clock pin connected to said package body to route an external clock signal to said phase-locked loop.
- 4. The apparatus of claim 1 further comprising a phase-locked loop test pin connected to said package body to route a phase-locked loop test signal to said phase-locked loop.
- 5. The apparatus of claim 1 wherein said package body includes a plurality of stacked metal planes, said package-mounted storage capacitor being electrically connected to a first via in a first metal plane of said plurality of stacked metal planes.
- 6. The apparatus of claim 5 wherein said first via is connected to a transverse metal region on a second metal plane of said plurality of stacked metal planes.
- 7. The apparatus of claim 6 wherein said transverse metal region is electrically connected to a signal layer via.
- 8. The apparatus of claim 7 wherein said signal layer via is connected to a signal trace on a third metal plane of said plurality of stacked metal planes, said signal trace being connected to a bond pad formed within said package body.
- 9. The apparatus of claim 8 wherein said signal trace is surrounded by a shielding trace to reduce cross-talk and transients on said signal trace.
- 10. The apparatus of claim 1 further comprising a printed circuit board connected to said package body, said printed circuit board being positioned within a general purpose computer.
Parent Case Info
This is a continuation, of application Ser. No. 08/294,080 filed Aug. 22, 1994 abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4551746 |
Gilbert et al. |
Nov 1985 |
|
5388028 |
Arbanas |
Feb 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
294080 |
Aug 1994 |
|