Claims
- 1. An integrated circuit including a capacitor comprising:
- a semiconductor substrate having a planar surface and a trench region defined therein comprising a steep sided trench filled with a layer of semiconductor material comprising one of polysilicon and amorphous silicon, the semiconductor material being heavily doped to form a conductive layer and being isolated from the substrate by a layer of dielectric lining the trench,
- surfaces of the dielectric and the semiconductor material filling the trench being fully planarized to provide an isolated trench region of the semiconductor material having a smooth polished surface coplanar with the surface of the substrate, the semiconductor material thereby forming a bottom electrode of the capacitor;
- a layer of capacitor dielectric provided on the smooth polished surface of the bottom electrode of the capacitor;
- and another conductive layer formed on the capacitor dielectric providing a top capacitor electrode of the capacitor.
- 2. An integrated circuit structure comprising:
- a semiconductor substrate having a planar surface and a plurality of trench regions comprising steep sided trenches anisotropically etched into the surface of the semiconductor substrate filled with a semiconductor material selected from the group consisting of amorphous and polycrystalline semiconductor materials;
- the surface of the semiconductor material being fully planarized to provide trench regions each having a smooth surface substantially coplanar with the surface of the semiconductor substrate; and,
- semiconductor devices formed in the coplanar surfaces of both the semiconductor substrate and the semiconductor material in each of the plurality of trench regions;
- wherein the semiconductor material in each of selected ones of the plurality of trench regions is isolated from the substrate by a layer of dielectric lining each of said trench regions; and
- wherein the semiconductor material in each of selected trench regions is heavily doped to provide a first conductive layer forming a bottom electrode of a flat plate capacitor, the smooth polished surface of the semiconductor material in each of said selected trench regions having formed thereon a layer of a capacitor dielectric, and an overlying second conductive layer forming a top electrode of the flat plate capacitor.
- 3. A structure according to claim 2 wherein the second conductive layer comprises polysilicon.
Parent Case Info
This application is a continuation of application Ser. No. 08/289,365, filed Aug. 11, 1994, now abandoned, which is a Continuation-In-Part of U.S. patent application Ser. No. 08/080,544, filed 24 Jun. 1993, now U.S. Pat. No. 5,362,669 in the name of John M. Boyd, et al and entitled "Method of Making Integrated Circuits".
US Referenced Citations (3)
Continuations (1)
|
Number |
Date |
Country |
Parent |
289365 |
Aug 1994 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
80544 |
Jun 1993 |
|