Claims
- 1. A method of semiconductor integrated circuit fabrication comprising:
- forming an undoped oxide dielectric upon a silicon substrate, said undopeal oxide dielectric having an etch rate;
- forming a doped dielectric having an initial thickness, upon said undoped oxide dielectric; said doped dielectric having an etch rate which is greater than the etch rate of said undoped oxide dielectric;
- etching said doped dielectric material without exposing said undoped oxide dielectric thereby forming a trench with an upper edge and a lower edge;
- smoothing said upper edge and said lower edge of said trench; and then
- blanket etching said doped dielectric and said undoped oxide dielectric to deepen said trench, thereby exposing said substrate at the bottom of said deepened trench,
- the said initial thickness of said doped dielectric being chosen so that a portion of said doped dielectric layer remains above said undoped oxide dielectric away from said trench after said substrate is exposed.
- 2. The method of claim 1 in which said doped dielectric is BPTEOS.
- 3. The method of claim 1 in which said smoothing step is accomplished by heating said dielectric thereby causing said dielectric to flow.
- 4. The method of claim 3 in which said smoothing step is performed at a temperature of 800.degree. C..+-.25.degree. and a time of 3 to 30 minutes.
- 5. The method of claim 1 in which said, blanket etching is performed by reactive ion etching utilizing CHF.sub.3 and oxygen.
- 6. The method of claim 1 further including the step of filling said trench with conductive material which contacts said substrate.
- 7. The method of claim 1 further including the step of forming a silicide layer overlying said substrate and also including the step of filling said trench with conductive material which contacts said silicide.
- 8. The method of claim 2 in which the thickness of said BPTEOS is between 0.9 .mu.m and 1.5 .mu.m.
- 9. The method of claim 8 in which at least 2000 .ANG. of BPTEOS material remains below said trench.
- 10. The method of claim 1 in which said undoped oxide dielectric is formed from TEOS.
- 11. The method of claim 10 in which the thickness of said TEOS layer 2 is approximately 1500 .ANG..
Parent Case Info
This application is a continuation of application Ser. No. 07/707,721, filed on May 30, 1991, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (15)
Number |
Date |
Country |
1201582 |
Mar 1986 |
CAX |
56-083947 |
Jul 1981 |
JPX |
56-116641 |
Sep 1981 |
JPX |
57-66651 |
Apr 1982 |
JPX |
58-042254 |
Mar 1983 |
JPX |
61-237448 |
Oct 1986 |
JPX |
62-001232 |
Jan 1987 |
JPX |
63-37638 |
Feb 1988 |
JPX |
63-065647 |
Mar 1988 |
JPX |
61-210162 |
Mar 1988 |
JPX |
63-173344 |
Jul 1988 |
JPX |
02047854 |
Feb 1990 |
JPX |
0125449 |
May 1990 |
JPX |
02125449 |
May 1990 |
JPX |
02140957 |
May 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Ghandhi, Sorab K., VLSI Fabrication Principles, Wiley & Sons, NY, 1983 pp. 458-459. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
707721 |
May 1991 |
|