The technical field generally relates to integrated circuits and methods for manufacturing integrated circuits, and more particularly relates to integrated circuits with “N” and “P” field effect transistors having an essentially vertical junction wall between the “N” and “P” field effect transistors and methods of manufacturing such integrated circuits.
The majority of present day integrated circuits (ICs) are implemented by using a plurality of interconnected field effect transistors (FETs), also called metal oxide semiconductor field effect transistors (MOSFETs or MOS transistors). A FET includes a gate electrode as a control electrode overlying a semiconductor substrate and spaced-apart source and drain regions in the substrate between which a current can flow. A gate insulator is disposed between the gate electrode and the semiconductor substrate to electrically isolate the gate electrode from the substrate. A control voltage applied to the gate electrode controls the flow of current through a channel in the substrate underlying the gate electrode between the source and drain regions. The FETs are generally “N” or “P” type FETs, (“nFET” or “pFET”) where the source and drain for nFETs are implanted with “N” type conductivity-determining ions, and the source and drain for pFETs are implanted with “P” type conductivity determining ions.
The gate electrode may be a replacement metal gate, where a temporary, sacrificial gate, which is called a “dummy” gate, is initially formed while other components of the FET are produced. In many cases, the dummy gate will extend for some distance in a straight line, and different FETs will be formed along that straight line. Part of the dummy gate is removed to form a trench, and a first replacement metal gate is formed in the trench so that is abuts the edge of the remaining dummy gate. The edge where the first replacement metal gate and the dummy gate meet forms a wall that is part of a gate junction wall. The remaining dummy gate is then removed, and a second replacement metal gate for an adjacent FET is formed to complete the gate junction wall. The gate junction wall forms part of a boundary between adjacent FETs, where one of the adjacent FETs may be an “N” type and the other a “P” type. The gate junction wall is often slanted such that there is an overhang. After the removal of the second, adjacent dummy gate discussed above, the overhand of the remaining first replacement metal gate may shield or block the deposition process for the second replacement metal gate. This shielding sometimes produces a void or gap in the second replacement metal gate at the gate junction wall. The void or gap in the replacement metal gate does not conduct electricity and degrades the performance of the FET with a gap at the gate. The etching process typically used to remove the dummy gate also etches or degrades the gate insulator somewhat.
Accordingly, it is desirable to provide integrated circuits and methods of manufacturing integrated circuits with a vertical gate junction wall to eliminate or reduce gaps in the replacement metal gates of adjoining FETS. In addition, it is desirable to provide integrated circuits and methods of forming them with a mild etching process that does minimal damage to the gate insulator. Furthermore, other desirable features and characteristics of the present embodiment will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and this background of the invention.
Integrated circuits and methods for producing the same are provided. In an exemplary embodiment, a method for producing an integrated circuit includes forming an implant mask overlying a dummy gate, where the implant mask produces a masked dummy gate and an exposed dummy gate. Ions are implanted into the exposed dummy gate, and the implant mask is removed. The masked dummy gate is etched with an etchant selective to the masked dummy gate over the exposed dummy gate to form a trench, and the trench is filled with a conductive material.
A method for producing an integrated circuit is provided in another embodiment. An implant mask is formed overlying a dummy gate to produce a masked dummy gate and an exposed dummy gate. The etch resistance of the exposed dummy gate is increased, and the masked dummy gate is removed to produce a trench having a dummy gate junction wall. The dummy gate junction wall is within about 5 degrees of vertical.
An integrated circuit is provided in yet another embodiment. An nFET and a pFET include an N gate and a P gate, respectively. An active gate junction wall is positioned at a junction between the N gate and the P gate, where the active gate junction wall is within about 5 degrees of vertical.
The present embodiments will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and wherein:
The following detailed description is merely exemplary in nature and is not intended to limit the various embodiments or the application and uses thereof. Furthermore, there is no intention to be bound by any theory presented in the preceding background or the following detailed description.
According to various embodiments described herein, a pFET and an nFET are formed from an extended, shared dummy gate overlying a substrate. An insulating layer is formed overlying the dummy gate and substrate, and then partially removed by chemical mechanical planarization to expose the top of the dummy gate. An implant mask is formed over one of the pFET or nFET, such as with photoresist, to create a masked dummy gate underlying the etch mask and an exposed dummy gate that is not underlying the etch mask. The exposed dummy gate is implanted with ions to increase its etch resistance, but the etch mask prevents most of the ions from implanting in the masked dummy gate. The implant mask is removed after the ions are implanted. The masked dummy gate is etched with a selective etchant that removes the masked dummy gate much faster than the exposed dummy gate that is implanted ions. The ions can be implanted such that an essentially vertical dummy gate junction wall is formed at the intersection of a trench where the masked dummy gate was and where the exposed dummy gate remains. A wet etchant can be used to remove the masked dummy gate, where the wet etchant does very little damage to a gate dielectric underlying the dummy gate. The trench can be filed with a replacement metal gate, which is then protected with an etch mask, and the exposed dummy gate can be removed and replaced with a replacement metal gate.
An exemplary embodiment is illustrated in
In an exemplary embodiment, the first and second dummy gates 12, 13 are polysilicon formed overlying a gate dielectric 16, where the gate dielectric 16 overlies the substrate 14. The gate dielectric 16 is a dielectric material with a high dielectric constant, such as hafnium oxide (HfO2) or hafnium silicon oxynitride (HfSiON). A “high” dielectric constant is about 3.7 or more in some embodiments, but other types of dielectric materials can be used in the gate dielectric 16 in alternate embodiments. A titanium nitride (TiN) cap (not illustrated) may optionally be positioned between the high dielectric constant material and the first and second dummy gates 12, 13 where the cap is part of the gate dielectric 16. The height of the first and second dummy gates 12, 13 measured from the gate dielectric 16 is from about 30 nanometers to about 50 nanometers thick in some embodiments, or from about 20 nanometers to about 100 nanometers thick in other embodiments, but other thicknesses are also possible. A spacer 18 is positioned on opposite sides of the first and second dummy gates 12, 13 where the spacer 18 is also overlying the substrate 14. The spacer 18 may include silicon nitride in an exemplary embodiment. A source 20 and a drain 22 may be formed in the substrate 14 self-aligned to the spacers 18 on the sides of the first and second dummy gates 12, 13, where the source 20 and drain 22 are implanted with “N” type conductivity-determining ions or “P” type conductivity-determining ions for an nFET or a pFET, respectively. “N” type conductivity-determining ions primarily include ions of phosphorous, arsenic, and/or antimony, but other materials could also be used. “P” type conductivity-determining ions primarily include boron, aluminum, gallium, and indium, but other materials could also be used. The source 20 and drain 22 for an nFET are illustrated as rectangles, and the source 20 and drain 22 for the pFET are illustrated as diamonds.
A shallow trench isolation 24 extends into the substrate 14 between the first dummy gate 12 and the second dummy gate 13 to electrically isolate adjacent devices. In an exemplary embodiment, the shallow trench isolation 24 includes an insulating material such as silicon dioxide. While only two dummy gates are shown in
The substrate 14, first and second dummy gates 12, 13, gate dielectric 16, spacers 18, source 20 and drain 22, shallow trench isolation 24, and gate isolation area 26 may be formed in a wide variety of manners, as understood by those skilled in the art, and the manner of producing these components is not critical to this description. Many different embodiments of the substrate 14, first and second dummy gates 12, 13, gate dielectric 16, spacers 18, source 20 and drain 22, shallow trench isolation 24, and gate isolation area 26 may be used.
Reference is made to
Reference is now made to
Ions 40 are implanted into the exposed dummy gates 36, but the implant mask 32 blocks the ions 40 from being implanted into the masked dummy gate 34. The exposed dummy gates 36 become less susceptible to etching as the concentration of embedded ions increases, so some implanted ions 40 may be desired throughout the depth of the exposed dummy gates 36. The ions 40 may be implanted at a plurality of different energies, where ions implanted at higher energies tend to become embedded deeper in the exposed dummy gate 36, so the ions 40 are implanted at a plurality of depths within the exposed dummy gate 36. In an exemplary embodiment, the ions 40 are implanted at a first energy such that the ions are embedded in a top half 42 of the exposed dummy gate 36, and the ions 40 are implanted at a second energy such that the ions are embedded in a bottom half 44 of the exposed dummy gate 36. The second energy may be higher than the first energy. The ions 40 may also be implanted at a plurality of different energies such that ions 40 are implanted throughout the depth of the exposed dummy gate 36, or at a plurality of depths within the exposed dummy gate 36. The insulating layer 30 and the spacers 18 still function as insulators after the ions 40 are imbedded in the exposed dummy gate 36, even though some ions 40 may be embedded in the insulating layer 30 and the spacers 18.
In some embodiments, the ions 40 include a first ion 46 and a second ion 48, where the first ion 46 is embedded in the top half 42 of the exposed dummy gate 36 and the second ion 48 is embedded in the bottom half 44 of the exposed dummy gate.
In the exemplary embodiment illustrated in
The implant mask 32 is removed after the ions 40 are implanted, such as with an oxygen containing plasma, and the masked dummy gate 34 is removed, as illustrated in an exemplary embodiment in
The liquid etchant may etch the material of the exposed dummy gate 36 somewhat, but at a slower rate than the material of the masked dummy gate 34. The liquid etchant begins to etch the dummy gate at the surface, so as the upper layers of the masked dummy gate 34 are removed the liquid etchant contacts the side surface of the exposed dummy gate 36. As the liquid etchant removes more of the masked dummy gate 34, the etchant contacts deeper layers on the side surface of the exposed dummy gate 36. The uppermost layers on the side surface of the exposed dummy gate 36 are exposed to the liquid etchant for the longest period of time, and the deepest layers are only exposed for a brief time in comparison to the upper layers. Therefore, the liquid etchant could produce an angled line at the intersection of the trench 50 and the exposed dummy gate 36 if all the ions 40 were implanted vertically into the exposed dummy gate 36. The ions 40 implanted at an angle 38 into the upper layers of the masked dummy gate 34 (up to dashed line 49) reduce the etch rate of those upper layers, so the intersection of the trench 50 and the side surface of the exposed dummy gate 36 is about vertical. In this description, the intersection of the trench 50 and the side surface of the exposed dummy gate 36 is called a “dummy gate junction wall,” and is indicated by reference number 52.
The angle 38 and energy of the implanted ions 40 can be adjusted to provide an essentially vertical dummy gate junction wall 52, where essentially vertical is within about 5 degrees of vertical in some embodiments, or within about 3 degrees of vertical, or within about 2 degrees of vertical, or within about 1 degree of vertical in other embodiments. The ions 40 may be implanted throughout the depth of the exposed dummy gate 36, so the etch rate of the exposed dummy gate 36 does not change significantly as lower and lower layers of the masked dummy gate 34 are removed. The first and second ions 46, 48 are implanted in the top and bottom half 42, 44 of the exposed dummy gate 36, respectively, in one embodiment. Different ions 40 may impart different degrees of etch resistance, so the concentration of the different ions 40 can be adjusted to provide a relatively constant etch rate for different depths of the exposed dummy gate 36. Different depths of the exposed dummy gate 36 may have somewhat different etch rates, so the dummy gate junction wall 52 may not be perfectly straight, but it still remains essentially vertical.
The titanium nitride cap on the top of the gate dielectric 16 that was mentioned above (not illustrated) may protect the gate dielectric 16 from the liquid etchant in some embodiments. The liquid etchant is relatively mild compared to a dry reactive ion etch, and the liquid etchant may do less damage to the gate dielectric 16 than a reactive ion etch. Therefore, the depth and composition of the gate dielectric 16 does not change during the liquid etching step as much as it would during a reaction ion etch.
Referring to the exemplary embodiment illustrated in
The overburden and the etch mask 54 are removed by chemical mechanical planarization, as illustrated in an exemplary embodiment in
Referring now to
While at least one exemplary embodiment has been presented in the foregoing detailed description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the application in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing one or more embodiments, it being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope, as set forth in the appended claims.