IBM Tech. Dis. Bul., vol. 36, No. 02, Feb 1993, “Planarized NVRAM Cell with Self-aligned BL-BL and WL-BL Isolations”.* |
International Search Report, PCT/US00/22784, Aug. 17, 2000. |
International Written Opinion, PCT/US00/22784, Aug. 17, 2000. |
C. Salm et al. “Gate Current and Oxide Reliability in p+ Poly MOS Capacitors with Poly-Si and Poly-Ge0.3 Si0.7 Gate Material”, IEEE Electron Device Letters, vol. 19, No. 7, Jul. 1998, pp. 213-215. |
V.E. Houtsma et al., DC-SILC in p+ Poly MOS Capacitors with Poly-Si0.7 and Ge0.3 Gate Material, 29th IEEE Semiconductor Interface Specialist Conference, San Diego, CA Dec. 3-5, 1998. |
Steven C. Chung et al., “A Novel High Performance and Reliability p-Type Floating Gate N-Channel Flash EEPROM”, 1999 Symposium on VLSI Technology Digest of Technical Papers. |
Ying Shi et al., “Polarity Dependent Gate Tunneling Currents in Dual-Gate CMOSFETs” Abstracts, Center for Microelectronic Materials & Structures and Dept of Electrical Engineering, Yale University, New Haven, CT, IEEE Member. |
Ying Shi et al., “Polarity-Dependent Tunneling Currents and Oxide Breakdown in Dual-Gate CMOSEFTs”, IEEE Transactions on Electron Devices, vol. 45, No. 11, Nov. 1998, pp. 391-393. |
Ying Shi et al., “Polarity Dependent Gate Tunneling Currents in Dual-Gate CMOSFETs” IEEE Transactions on Electron Devices, vol. 45, No. 11, Nov. 1998, pp. 2355-2360. |
Murray H. Woods, “An E-PROM's Integrity Starts With its Cell Structure” Intel Corporation, Santa Clara, CA, Aug. 14, 1980. |