Claims
- 1. An integrated circuit comprising:
a substrate; a three-dimensional memory array comprising a plurality of layers of memory cells stacked vertically above one another and above the substrate; support circuitry for the three-dimensional memory array, the support circuitry formed in the substrate at least partially under the three-dimensional memory array, the support circuitry defining open area in the substrate under the three-dimensional memory array; and a second memory array formed at least partially in the open area in the substrate under the three-dimensional memory array.
- 2. The invention of claim 1 further comprising wire connections to the second memory array passing through the support circuitry for the three-dimensional memory array.
- 3. The invention of claim 1, wherein the second memory array is partitioned into multiple parts and more than one part is accessed in parallel.
- 4. The invention of claim 1, wherein the three-dimensional memory array and the second memory array are partitioned into banks, and wherein one or more banks are accessed in parallel.
- 5. The invention of claim 1, wherein the three-dimensional memory array is organized in a plurality of sub-arrays, and wherein the second memory array is formed at least partially in the substrate between the support circuitry for at least one of the sub-arrays.
- 6. The invention of claim 1, wherein the three-dimensional memory array is organized in a plurality of sub-arrays of first and second types, the first type being above bit line support circuitry and the second type being above word line support circuitry, wherein the second memory array is formed at least partially in the substrate under at least one of the first and second types of sub-arrays.
- 7. The invention of claim 1, wherein the second memory array is completely surrounded by the support circuitry.
- 8. The invention of claim 1, wherein the second memory array is partially surrounded by the support circuitry.
- 9. The invention of claim 1, wherein the support circuitry comprises a multi-headed driver decode circuit.
- 10. The invention of claim 1 further comprising a third memory array formed at least partially in the open area in the substrate under the three-dimensional memory array.
- 11. The invention of claim 1 further comprising logic circuitry formed at least partially in the open area in the substrate under the three-dimensional memory array.
- 12. The invention of claim 1, wherein the second memory array comprises a cache memory.
- 13. The invention of claim 1, wherein the three-dimensional memory array comprises non-volatile memory cells, and wherein the second memory array comprises volatile memory cells.
- 14. The invention of claim 1, wherein both the three-dimensional memory array and the second memory array comprise non-volatile memory cells.
- 15. The invention of claim 1, wherein the three-dimensional memory array stores data, and wherein the second memory array stores code.
- 16. The invention of claim 1, wherein the three-dimensional memory array is configured as NAND memory, and wherein the second memory array is configured as NOR memory.
- 17. The invention of claim 1, wherein at least some memory cells of the second memory array are pitch-matched to at least some memory cells of the three-dimensional memory array.
- 18. The invention of claim 1, wherein the integrated circuit is part of a modular memory device that is removably connectable to a host device.
- 19. An integrated circuit comprising:
a substrate; a three-dimensional memory array comprising a plurality of layers of memory cells stacked vertically above one another and above the substrate; support circuitry for the three-dimensional memory array, the support circuitry formed in the substrate at least partially under the three-dimensional memory array, the support circuitry defining open area in the substrate under the three-dimensional memory array; and logic circuitry formed at least partially in the open area in the substrate under the three-dimensional memory array.
- 20. The invention of claim 19, wherein wire connections to the logic circuitry pass through the support circuitry for the three-dimensional memory array.
- 21. The invention of claim 19 further comprising a second memory array formed at least partially in the open area in the substrate under the three-dimensional memory array.
- 22. The invention of claim 19, wherein the logic circuitry comprises host device interface circuitry.
- 23. The invention of claim 22, wherein the logic circuitry comprises second host device interface circuitry.
- 24. The invention of claim 19, wherein the logic circuitry comprises an ISA interface operative to allow the three-dimensional memory array to behave as a disk drive.
- 25. The invention of claim 19, wherein the logic circuitry comprises an audio decoder.
- 26. The invention of claim 19, wherein the logic circuitry comprises a microprocessor.
- 27. The invention of claim 19, wherein the integrated circuit is part of a modular memory device that is removably connectable to a host device.
- 28. The invention of claim 1, wherein the memory cells of one of the three-dimensional memory array and the second memory array comprises field-programmable write-once memory cells, and wherein the other of the three-dimensional memory array and the second memory array comprises field-programmable re-writable memory cells.
- 29. The invention of claim 1, wherein the memory cells of the three-dimensional memory array and the second memory array have different write times.
- 30. The invention of claim 1, wherein the memory cells of the three-dimensional memory array and the second memory array have different read times.
- 31. The invention of claim 1, wherein the memory cells of one of the three-dimensional memory array and the second memory array are programmed during manufacturing, and wherein the other of the three-dimensional memory array and the second memory array are programmed in the field.
- 32. The invention of claim 31, wherein the memory cells programmed during manufacturing store register settings, and wherein the memory cells programmed in the field store data.
- 33. The invention of claim 1, wherein the memory cells of the three-dimensional memory array store a different data type than the memory cells of the second memory array.
- 34. The invention of claim 33, wherein the memory cells of the three-dimensional memory array store a file system structure, and wherein the memory cells of the second memory array store a digital media file.
- 35. The invention of claim 33, wherein the memory cells of the three-dimensional memory array are assigned a different level of cache hierarchy than the memory cells of the second memory array.
RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/308,330 filed Jul. 26, 2001, which is incorporated by reference herein. Additionally, this application is a continuation-in-part of U.S. patent application Ser. No. 09/638,334, filed Aug. 14, 2000, which is also incorporated by reference herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60308330 |
Jul 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09638334 |
Aug 2000 |
US |
Child |
10185588 |
Jun 2002 |
US |