Claims
- 1. An integrated VCO circuit comprising:a VCO having a pair of driver transistors and a tank circuit; and a tuning control circuit producing a sliding voltage window coupled to said tank circuit for adjusting the frequency range of the VCO, said sliding voltage window having a fixed voltage magnitude with a sliding center voltage that is responsive to temperature so as to compensate for temperature change in said pair of driver transistors.
- 2. The integrated VCO circuit of claim 1, wherein said tuning control circuit comprises:a resistive divider circuit providing said sliding voltage window; a first comparator having a positive input coupled to a state signal and a negative input coupled to a first reference voltage of said sliding voltage window; a second comparator having a positive input coupled to said state signal, and a negative input coupled to a second reference voltage of said sliding voltage window; wherein outputs of said first and second comparator control said tank circuit and thereby a resonant frequency of said VCO; a bias transistor responsive to temperature and coupled to said resistive divider circuit at a tap point between said first and second reference voltages, wherein said bias transistor adjusts said sliding center voltage of said sliding voltage window responsive to temperature so as to compensate for a gate-to-source voltage change with temperature in said pair of driver transistors.
- 3. An integrated VCO circuit comprising:a VCO having a pair of driver transistors and a tank circuit; an adaptive bias circuit coupled to said driver transistors that maintains a nearly constant transconductance in said pair of driver transistors in response to changing circuit temperature; and a tuning control circuit coupled to said tank circuit that has a window of control voltages, said window having fixed voltage magnitude with a sliding center voltage that is responsive to temperature; wherein maintaining a constant transconductance in said driver transistors assists in maintaining said sliding center voltage of said window of control voltages.
- 4. The integrated VCO circuit of claim 3, wherein said VCO, said adaptive bias circuit, and said tuning control circuit are disposed on a common substrate.
- 5. A method for minimizing non-linear effects of temperature variation in an integrated VCO having a tuning control circuit with a sliding voltage window, and a pair of driver transistors, the method comprising:sensing ambient circuit temperature; varying a gate-to-source voltage of each of the pair of driver transistors in response to the ambient circuit temperature to maintain nearly constant transconductance in the pair of driver transistors; and adjusting the sliding voltage window in response to said varying gate-to-source voltage of each of the pair of driver transistors.
- 6. An integrated VCO circuit comprising:a pair of driver transistors; a tank circuit coupled to said pair of driver transistors; a tuning control circuit having a sliding voltage control window coupled to said tank circuit for setting a frequency tuning range; a means for maintaining a constant transconductance in said driver transistors over varying temperature conditions; and a means for adjusting a center voltage for said sliding voltage control window over varying temperature conditions.
- 7. The integrated VCO circuit of claim 6, wherein said a pair of driver transistors, said tank circuit, said tuning control circuit, said means for maintaining a constant transconductance in said driver transistors, and said means for adjusting a center voltage for said sliding voltage control window are disposed on a common substrate.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of Ser. No. 09/580,014, filed on May 26, 2000, now U.S. Pat. No. 6,426,680 which claims the benefit of U.S. Provisional Application No. 60/136,116 filed on May 26, 1999, the contents of both of which are hereby incorporated by reference.
The Ser. No. 09/580,014 application is a continuation-in-part of patent application entitled “System and Method for Linearizing a CMOS Differential Pair,” by Haideh Khorramabadi, filed May 17, 2000, U.S. patent application Ser. No. 09/573,356, which is a continuation-in-part of application Ser. No. 09/547,968, filed Apr. 12, 2000; which is a continuation-in-part of application Ser. No. 09/493,942, filed Jan. 28, 2000; which is a continuation-in-part of application Ser. No. 09/483,551, filed Jan. 14, 2000; which is a continuation-in-part of application Ser. No. 09/439,101 filed Nov. 12, 1999; the disclosures of which are incorporated herein by reference.
US Referenced Citations (26)
Foreign Referenced Citations (13)
Number |
Date |
Country |
37 23 778 |
Jan 1988 |
DE |
195 06 324 |
Oct 1995 |
DE |
0 393 717 |
Oct 1990 |
EP |
0 393 717 |
Oct 1990 |
EP |
0 431 887 |
Jun 1991 |
EP |
0 431 887 |
Jun 1991 |
EP |
0 535 536 |
Apr 1993 |
EP |
0 629 040 |
Dec 1994 |
EP |
0 780 853 |
Jun 1997 |
EP |
2 058 505 |
Apr 1981 |
GB |
62-154607 |
Jul 1987 |
JP |
WO 9709786 |
Mar 1997 |
WO |
WO 9850956 |
Nov 1998 |
WO |
Non-Patent Literature Citations (7)
Entry |
Burghartz, J.N. et al., “High-Q Inductors in Standard Silicon Interconnect Technology and its Application to an Integrated RF Power Amplifier,” International Electron Devices Meeting Technical Digest, IEEE, pp. 1015-1017 (Dec. 10-13, 1995). |
Craninckx, J. and Steyaert, M.S., “A 1.8-Ghz Low-Phase-Noise CMOS VCO Using Optimized Hollow Spiral Inductors,” IEEE Journal of Solid-State Circuits, vol. 32, No. 5, IEEE, pp. 736-744 (May 1997). |
Long, J.R. and Copeland, M.A., “The Modeling, Characterization, and Design of Monolithic Inductors for Silicon RF IC's,” IEEE Journal of Solid-State Circuits, vol. 32, No. 5, IEEE, pp. 357-369 (Mar. 1997). |
Poole, S.J. et al., “A CMOS Subscriber Line Audio Processing Circuit Including Adaptive Balance,” IEEE International Symposium on Circuits and Systems Proceedings, vol. 2 of 3, IEEE, pp. 1931-1934 (1988). |
Yue, C.P. and Wong, S.S., “On-Chip Spiral Inductors with Patterned Ground Shields for Si-Based RF IC's,” IEEE Journal of Solid-State Circuits, vol. 33, No. 5, IEEE, pp. 743-752 (May 1998). |
English-language Abstract of Japanese Patent Publication No. 62-154607, 2 pages (Jul. 9, 1987—Date of publication of application). |
Kral et al., “RF-CMOS Oscillators with Switched Tuning,” IEEE 1998 Custom Integrated Circuits Conference, May 11-14, 1998, pp. 555-558 (26.1.1-26.1.4). |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/136116 |
May 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/580014 |
May 2000 |
US |
Child |
10/171762 |
|
US |
Continuation in Parts (5)
|
Number |
Date |
Country |
Parent |
09/573356 |
May 2000 |
US |
Child |
09/580014 |
|
US |
Parent |
09/547968 |
Apr 2000 |
US |
Child |
09/573356 |
|
US |
Parent |
09/493942 |
Jan 2000 |
US |
Child |
09/547968 |
|
US |
Parent |
09/483551 |
Jan 2000 |
US |
Child |
09/493942 |
|
US |
Parent |
09/439101 |
Nov 1999 |
US |
Child |
09/483551 |
|
US |