Claims
- 1. An integrated circuit device structure, comprising:
- first low voltage and second relatively high voltage transistors of the same conductivity type disposed on a single semiconductor chip, each of said first and second transistors having a pair of source/drain regions separated by a channel region and a gate region over and spaced from said channel region,
- said source/drain regions of said first transistor composed of first and second implants, one of said first and second implants being self aligned to the edges of its corresponding gate region and extending under said gate region and the other of said first and second implants being aligned to a sidewall spacer on said corresponding gate region of said first transistor and extending beneath said first implant; and
- said source/drain regions of said second transistor composed of said second and a third implant, both of said implants of said second transistor being aligned to a sidewall spacer on said corresponding gate region of said second transistor.
- 2. The integrated circuit of claim 1, wherein said first and second transistors each have a gate oxide underlying the gate region of each of said first and second transistors, the gate oxide underlying said second transistor being thicker than the gate oxide underlying said first transistor.
- 3. The integrated circuit of claim 2, wherein said second transistor is connected to receive a higher voltage than said first transistor.
- 4. The integrated circuit of claim 3 wherein said first and second transistors are NMOS transistors.
- 5. The integrated circuit of claim 3 wherein said first and second transistors are PMOS transistors.
- 6. The integrated circuit of claim 2 wherein said first and second transistors are NMOS transistors.
- 7. The integrated circuit of claim 2 wherein said first and second transistors are PMOS transistors.
- 8. The integrated circuit of claim 1, wherein said second transistor is connected to receive higher voltages than said first transistor.
- 9. The integrated circuit of claim 8 wherein said first and second transistors are NMOS transistors.
- 10. The integrated circuit of claim 8 wherein said first and second transistors are PMOS transistors.
- 11. The integrated circuit of claim 1, wherein the second and third source/drain implants for said second transistor each contain a different one of arsenic and phosphorus.
- 12. The integrated circuit of claim 4 wherein said first and second transistors are NMOS transistors.
- 13. The integrated circuit of claim 1 wherein said first and second transistors are NMOS transistors.
- 14. The integrated circuit of claim 1 wherein said first and second transistors are PMOS transistors.
Parent Case Info
This application claims priority under 35 USC .sctn. 119 (e)(1) of provisional application No. 60/081,510, filed Apr. 13, 1998.
US Referenced Citations (6)