Claims
- 1. A method of measuring the thickness of a dielectric layer above a plurality of structures of differing types within a semiconductor chip comprising the steps of:forming a plurality of monitor boxes on a semiconductor chip such that each of said plurality of monitor boxes represents one of said differing structure types within the semiconductor chip and has substantially the same step height as the structure type it represents; forming a dielectric layer over the semiconductor chip; and measuring a thickness of the dielectric layer above at least one of said plurality of monitor boxes, wherein said thickness represents a thickness of the dielectric layer above a structure of the structure type represented by the monitor box.
- 2. A method according to claim 1 wherein the step of forming a plurality of monitor boxes further comprises forming each of said plurality of monitor boxes by using substantially the same process as used in forming the structure type represented by the monitor box.
- 3. A method according to claim 2 wherein the step of forming a dielectric layer further comprises the step of performing chemical-mechanical planarization of the dielectric layer.
- 4. A method according to claim 3 further comprising the step of locating at least one of said plurality of monitor boxes in a scribe line area of the semiconductor chip.
- 5. A method according to claim 3 further comprising the step of locating at least one of said plurality of monitor boxes in proximity to a structure of the structure type represented by the monitor box.
- 6. A method of accurately measuring the thickness of a dielectric layer above a plurality of structures within a semiconductor chip comprising the steps of:forming a plurality of monitor boxes on a semiconductor chip such that each of the monitor boxes is formed using substantially the same process as and has substantially the same step height as a structure of a structure type represented by the monitor box; locating at least one of said plurality of monitor boxes in proximity to a structure of the structure type it represents; forming a dielectric layer over the semiconductor chip; planarizing the dielectric layer; obtaining a measurement on the selected one or more of the plurality of monitor boxes of the reflectance of the dielectric layer remaining after chemical-mechanical planarization; and calculating the thickness of the dielectric layer above the selected one or more of the plurality of monitor boxes, wherein said thickness represents a thickness of the dielectric layer above a structure of the structure type represented by the selected one or more of the plurality of monitor boxes.
- 7. A method according to claim 6 wherein the step of planarizing the dielectric layer further comprises the step of performing chemical-mechanical planarization of the dielectric layer.
Parent Case Info
This application is a Divisional of application Ser. No. 08/991,299, filed Dec. 16, 1997, now U.S. Pat. No. 6,072,191.
US Referenced Citations (8)